Patents by Inventor Mark Nadim Olivier De Clercq

Mark Nadim Olivier De Clercq has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7484078
    Abstract: A data processing circuit contains a register file (17) with a write port and a pipeline of instruction processing stages (10a-d). A timing circuit (14) is arranged to time transfer of instruction dependent information between the stages at mutually different time points, so that processing of successive instructions in respective stages partially overlaps. A first and a second one of the stages (10c,d) are in series in the pipeline. Each of the first and a second one of the stages has a result output for writing a result to the write port, if instruction dependent information in the stage concerned (10c,d) requires writing. A write sequencing circuit (144) performs write tests alternately for instruction dependent information in the first and second one of the stages (10c,d). When the write sequencing circuit (144) performs the write test for a particular one of the stages (10c,d), it tests whether the instruction dependent information in the particular one of the stages (10c,d) requires writing of a result.
    Type: Grant
    Filed: April 21, 2005
    Date of Patent: January 27, 2009
    Assignee: NXP B.V.
    Inventors: Adrianus Josephus Bink, Mark Nadim Olivier De Clercq
  • Publication number: 20080260150
    Abstract: The invention relates to an electronic device for cryptographic processing, having at least two electronic circuits (IC, CC, CP) coupled via a connection means, wherein the connection means is arranged for transferring data signals between the two electronic circuits. The electronic device further has a monitoring circuit (401) arranged to monitor a deviation in the capacitance of the connection means. In case the deviation exceeds a predetermined value an alert signal (411) is generated.
    Type: Application
    Filed: February 9, 2005
    Publication date: October 23, 2008
    Applicant: Koninklijke Philips Electronics N.V.
    Inventor: Mark Nadim Olivier De Clercq
  • Patent number: 7423449
    Abstract: An electronic circuit is provided that comprises first and second combinational logic blocks and a latch positioned between the combinational logic blocks; wherein the electronic circuit is adapted to operate in a normal mode in which the latch is opened and closed in response to an enable signal, and a test mode in which the latch is held open.
    Type: Grant
    Filed: February 24, 2005
    Date of Patent: September 9, 2008
    Assignee: Koninklijke Philips Electronics N.V.
    Inventors: Adrianus Josephus Bink, Mark Nadim Olivier De Clercq
  • Patent number: 7308589
    Abstract: An electronic circuit is provided that comprises a plurality of storage elements (101-105) arranged for storing of data elements, and a plurality of processing elements. The plurality of processing elements processes the data elements stored in the storage elements. In operation, the points in time at which respective storage elements load their data elements are mutually different in order to meet a maximum allowable value of the power consumption peaks.
    Type: Grant
    Filed: November 3, 2004
    Date of Patent: December 11, 2007
    Assignee: NXP B.V.
    Inventors: Adrianus Marinus Gerardus Peeters, Daniel Timmermans, Mark Nadim Olivier De Clercq
  • Patent number: 7259594
    Abstract: A chain of processing element (10a, 10, 10b) with a logic circuit (14) and a storage element (12) is provided. The storage elements (12) of all except a final processing element (10b) in the chain have one or more outputs coupled to the logic (14) of a next processing element (10a, 10, 10b) in the chain. A timing circuit (16) controls respective loading time points at which the storage elements (12) load data from the logic circuits (14) in respective ones of the processing elements (10a, 10, 10b). The data is loaded progressively later in processing elements (10a, 10, 10b) that successively precede one another in the chain. The time interval between successive loading time points of the final processing element (10b) includes loading time points of loading all processing elements (10a, 10) other than the final processing element (10).
    Type: Grant
    Filed: August 30, 2004
    Date of Patent: August 21, 2007
    Assignee: NXP B.V.
    Inventors: Adrianus Marinus Gerardus Peeters, Cornelis Hermanus Van Berkel, Mark Nadim Olivier De Clercq