Patents by Inventor Mark Richard Pinto

Mark Richard Pinto has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6395611
    Abstract: An integrated circuit with a buried layer for increasing the Q of an inductor formed in the integrated circuit. The substrate includes a highly doped buried preserving device and latchup characteristics. The inductor may also include an increased thickness conductive layer in the inductor to further increase Q. The present invention is also directed to a low loss interconnect.
    Type: Grant
    Filed: November 1, 1999
    Date of Patent: May 28, 2002
    Assignee: Agere Systems Guardian Corp.
    Inventors: Nathan Belk, William Thomas Cochran, Michel Ranjit Frei, David Clayton Goldthorp, Shahriar Moinian, Kwok K. Ng, Mark Richard Pinto, Ya-Hong Xie
  • Patent number: 6144073
    Abstract: A monolithically-integrated SRAM cell is described for reducing the cell size, i.e., at least two of a plurality of transistors comprising the SRAM cell are monolithically integrated to define a first transistor and a second transistor, wherein the drain of the first transistor functions as the gate of the second transistor and the drain of the second transistor functions as the gate of the first transistor. This integration eliminates the need for gate-to-drain connections of previous devices.
    Type: Grant
    Filed: May 13, 1999
    Date of Patent: November 7, 2000
    Assignee: Lucent Technologies Inc.
    Inventors: Gerhard Hobler, Marco Mastrapasqua, Mark Richard Pinto, Enrico Sangiori
  • Patent number: 5838617
    Abstract: A process for introducing negative charge onto the floating gate of an EPROM or EEPROM device is disclosed. The process uses CHISEL conditions to introduce charge onto the floating gate. The threshold voltage of the device is controlled by selecting a control gate voltage during programming that is less than 10 volts and that will provide a device with the desired threshold voltage. The device is then programmed using the selected control gate voltage and a negative substrate bias.
    Type: Grant
    Filed: July 3, 1997
    Date of Patent: November 17, 1998
    Assignee: Lucent Technologies Inc.
    Inventors: Jeffrey Devin Bude, Mark Richard Pinto
  • Patent number: 5659504
    Abstract: The invention is directed to a memory cell with a floating gate and a method for charging the floating gate using channel-initiated secondary electron injection (CISEI). In the device of the present invention, a positive bias voltage of about 1.1 volts to about 3.3 volts is applied between the drain and the source when introducing charge onto the floating gate. A negative bias voltage of about -0.5 volts or more negative is applied to the substrate and the source. The drain substrate bias induces a sufficient amount of secondary hot electrons to be formed with a sufficient amount of energy to overcome the energy barrier between the substrate and the floating gate to charge the floating gate.
    Type: Grant
    Filed: May 25, 1995
    Date of Patent: August 19, 1997
    Assignee: Lucent Technologies Inc.
    Inventors: Jeffrey Devin Bude, Kevin John O'Connor, Mark Richard Pinto