Patents by Inventor Mark S. Gorbics

Mark S. Gorbics has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7466247
    Abstract: Methods for processing waveforms may include decimating an over-sampled waveform by identifying samples for which the sample's position within a data period indicates that is closest to a selected time within a data period. In some example applications, the selected time may be determined as a preferred time to sample the waveform within a data period. In an illustrative example, a sequence of samples representing an over-sampled waveform may be reduced by identifying a sample in each data period that is closest in time to the selected time. In another illustrative example, a sample within each data period may be identified if it falls within a range that is a function of the selected time within the data period and an integral ratio of a sample period to the data period. The identified samples may be used to reconstruct the original waveform with fewer samples than the over-sampled waveform.
    Type: Grant
    Filed: October 4, 2007
    Date of Patent: December 16, 2008
    Assignee: LeCroy Corporation
    Inventor: Mark S. Gorbics
  • Patent number: 5838754
    Abstract: A Vernier delay line interpolator provides a precision level smaller than a clock period by delaying a periodic pulse signal in a delay line which has equally time-spaced taps and a total delay that is a harmonic H greater than 1 of the pulse period. The taps of the delay line are latched and decoded to derive the fraction of the pulse period that has passed. When the interpolator is combined with a coarse counter, misalignment between their outputs is prevented by having the coarse counter count both edges of the periodic pulse signal so as to provide redundant bits between the counter and the interpolator. If the redundant bits are not equal, the counter output is corrected before it is combined with the output of the interpolator.
    Type: Grant
    Filed: March 11, 1997
    Date of Patent: November 17, 1998
    Assignee: Lecroy Corporation
    Inventors: Mark S. Gorbics, Keith M. Roberts, Richard L. Sumner
  • Patent number: 5703838
    Abstract: A Vernier delay line interpolator provides a precision level smaller than a clock period by delaying a periodic pulse signal in a delay line which has equally time-spaced taps and a total delay that is a harmonic H greater than 1 of the pulse period. The taps of the delay line are latched and decoded to derive the fraction of the pulse period that has passed. When the interpolator is combined with a coarse counter, misalignment between their outputs is prevented by having the coarse counter count both edges of the periodic pulse signal so as to provide redundant bits between the counter and the interpolator. If the redundant bits are not equal, the counter output is corrected before it is combined with the output of the interpolator.
    Type: Grant
    Filed: February 16, 1996
    Date of Patent: December 30, 1997
    Assignee: LeCroy Corporation
    Inventors: Mark S. Gorbics, Keith M. Roberts, Richard L. Sumner
  • Patent number: 4928246
    Abstract: A multiple channel data acquisition system for the transfer of large amounts of data from a multiplicity of data channels has a plurality of modules which operate in parallel to convert analog signals to digital data and transfer that data to a communications host via a FASTBUS. Each module has a plurality of submodules which include a front end buffer (FEB) connected to input circuitry having an analog to digital converter with cache memory for each of a plurality of channels. The submodules are interfaced with the FASTBUS via a FASTBUS coupler which controls a module bus and a module memory. The system is triggered to effect rapid parallel data samplings which are stored to the cache memories. The cache memories are uploaded to the FEBs during which zero suppression occurs. The data in the FEBs is reformatted and compressed by a local processor during transfer to the module memory. The FASTBUS coupler is used by the communications host to upload the compressed and formatted data from the module memory.
    Type: Grant
    Filed: October 21, 1988
    Date of Patent: May 22, 1990
    Assignee: Iowa State University Research Foundation, Inc.
    Inventors: H. Bert Crawley, Eli I. Rosenberg, W. Thomas Meyer, Mark S. Gorbics, William D. Thomas, Roy L. McKay, John F. Homer, Jr.