Patents by Inventor Mark Veatch

Mark Veatch has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050184390
    Abstract: A high-speed semiconductor device includes a substrate having an upper substrate surface, a lower substrate surface, and a periphery bounding the upper and the lower substrate surfaces, the substrate further having an upper substrate ground trace providing an electrical path to the lower substrate surface through a substrate ground via; an array of solder balls attached to the lower substrate surface, the array of solder balls including a plurality of ground solder balls disposed at the periphery and electrically connected to the substrate ground via.
    Type: Application
    Filed: December 28, 2004
    Publication date: August 25, 2005
    Inventors: Justin Gagne, Mark Veatch, Ryan Lane
  • Patent number: 6891275
    Abstract: An area array package comprising a die attach area for attaching a die to a substrate, a network of staggered bond fingers, and a network of bond islands for coupling bond wires between the bond islands and die bond pads is provided. A network of package leads, for example, a network of solder balls in a ball grid array, is depopulated to permit greater trace route flexibility and via placement within the substrate. Stacked die and multi-chip packages are also disclosed. A method for accommodating a high pin-count die in an area array package is also included.
    Type: Grant
    Filed: July 21, 2003
    Date of Patent: May 10, 2005
    Assignee: Qualcomm Incorporated
    Inventors: Ryan Lane, Edward Reyes, Mark Veatch, Tom Gregorich
  • Publication number: 20040195703
    Abstract: An area array package comprising a die attach area for attaching a die to a substrate, a network of staggered bond fingers, and a network of bond islands for coupling bond wires between the bond islands and die bond pads is provided. A network of package leads, for example, a network of solder balls in a ball grid array, is depopulated to permit greater trace route flexibility and via placement within the substrate. Stacked die and multi-chip packages are also disclosed. A method for accommodating a high pin-count die in an area array package is also included.
    Type: Application
    Filed: April 21, 2004
    Publication date: October 7, 2004
    Inventors: Ryan Lane, Edward Reyes, Mark Veatch, Tom Gregorich
  • Publication number: 20040075178
    Abstract: An area array package comprising a die attach area for attaching a die to a substrate, a network of staggered bond fingers, and a network of bond islands for coupling bond wires between the bond islands and die bond pads is provided. A network of package leads, for example, a network of solder balls in a ball grid array, is depopulated to permit greater trace route flexibility and via placement within the substrate. Stacked die and multi-chip packages are also disclosed. A method for accommodating a high pin-count die in an area array package is also included.
    Type: Application
    Filed: July 21, 2003
    Publication date: April 22, 2004
    Inventors: Ryan Lane, Edward Reyes, Mark Veatch, Tom Gregorich