Patents by Inventor MARKO RADOSAVLIJEVIC

MARKO RADOSAVLIJEVIC has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190088747
    Abstract: A first III-V material based buffer layer is deposited on a silicon substrate. A second III-V material based buffer layer is deposited onto the first III-V material based buffer layer. A III-V material based device channel layer is deposited on the second III-V material based buffer layer.
    Type: Application
    Filed: November 21, 2018
    Publication date: March 21, 2019
    Inventors: Niti GOEL, Gilbert DEWEY, Niloy MUKHERJEE, Matthew V. METZ, Marko RADOSAVLIJEVIC, Benjamin CHU-KUNG, Jack T. KAVALIEROS, Robert S. CHAU
  • Patent number: 9837499
    Abstract: Techniques related to III-N transistors having self aligned gates, systems incorporating such transistors, and methods for forming them are discussed. Such transistors include a polarization layer between a raised source and a raised drain, a gate between the source and drain and over the polarization layer, and lateral epitaxial overgrowths over the source and drain and having and opening therebetween such that at least a portion of the gate adjacent to the polarization layer is aligned with the opening.
    Type: Grant
    Filed: August 13, 2014
    Date of Patent: December 5, 2017
    Assignee: Intel Corporation
    Inventors: Han Wui Then, Sansaptak Dasgupta, Seung Hoon Sung, Sanaz Gardner, Marko Radosavlijevic, Robert Chau
  • Publication number: 20100163849
    Abstract: A quantum well is formed for a deep well III-V semiconductor device using double pass patterning. In one example, the well is formed by forming a first photolithography pattern over terminals on a material stack, etching a well between the terminals using the first photolithography patterning, removing the first photolithography pattern, forming a second photolithography pattern over the terminals and at least a portion of the well, deepening the well between the terminals by etching using the second photolithography pattern, removing the second photolithography pattern, and finishing the terminals and the well to form a device on the material stack.
    Type: Application
    Filed: December 31, 2008
    Publication date: July 1, 2010
    Inventors: MARKO RADOSAVLIJEVIC, Benjamin Chu-Kung, Mantu K. Hudait, Ravi Pillarisetty