Patents by Inventor Martin Ragnar Furuhjelm
Martin Ragnar Furuhjelm has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 9639131Abstract: A variety of data storage devices, methods and systems are implemented for control of memory associated with backup functionality. One such data storage device includes a power circuit that provides main power. The data storage device has a first solid-state memory circuit that maintains data in the absence of electrical power. A second memory circuit is subject to data loss in the absence of electrical power. A storage circuit stores energy and provides the stored energy to the second memory circuit in response to a loss of main power. A test circuit discharges a portion of the stored energy to provide output data indicative of power-providing capabilities of the storage circuit. A memory controller controls data transfers to the data storage device by temporarily storing data destined for the first solid-state memory circuit and setting the amount of memory available for temporary storage in response to the output data.Type: GrantFiled: May 9, 2014Date of Patent: May 2, 2017Assignee: Seagate Technology LLCInventors: Michael Howard Miller, Martin Ragnar Furuhjelm, Jonathan Williams Haines
-
Patent number: 9390004Abstract: Methods and apparatus for managing data storage in hybrid memory devices utilizing single level and multi-level memory cells. Logical addresses can be distributed between single level and multilevel memory cells based on a frequency of write operations performed. Initial storage of data corresponding to a logical address in memory can be determined by various methods including initially writing all data to single level memory or initially writing all data to multilevel memory. Other methods permit a host to direct logical address writes to single level or multilevel memory cells based on anticipated usage.Type: GrantFiled: May 30, 2014Date of Patent: July 12, 2016Assignee: Round Rock Research, LLCInventors: William Radke, Michael Murray, Martin Ragnar Furuhjelm, John Geldman
-
Publication number: 20140331071Abstract: A variety of data storage devices, methods and systems are implemented for control of memory associated with backup functionality. One such data storage device includes a power circuit that provides main power. The data storage device has a first solid-state memory circuit that maintains data in the absence of electrical power. A second memory circuit is subject to data loss in the absence of electrical power. A storage circuit stores energy and provides the stored energy to the second memory circuit in response to a loss of main power. A test circuit discharges a portion of the stored energy to provide output data indicative of power-providing capabilities of the storage circuit. A memory controller controls data transfers to the data storage device by temporarily storing data destined for the first solid-state memory circuit and setting the amount of memory available for temporary storage in response to the output data.Type: ApplicationFiled: May 9, 2014Publication date: November 6, 2014Applicant: Seagate Technology LLCInventors: Michael Howard Miller, Martin Ragnar Furuhjelm, Jonathan Williams Haines
-
Publication number: 20140281177Abstract: Methods and apparatus for managing data storage in hybrid memory devices utilizing single level and multi-level memory cells. Logical addresses can be distributed between single level and multilevel memory cells based on a frequency of write operations performed. Initial storage of data corresponding to a logical address in memory can be determined by various methods including initially writing all data to single level memory or initially writing all data to multilevel memory. Other methods permit a host to direct logical address writes to single level or multilevel memory cells based on anticipated usage.Type: ApplicationFiled: May 30, 2014Publication date: September 18, 2014Applicants: ROUND ROCK RESEARCH, LLCInventors: William Radke, Michael Murray, Martin Ragnar Furuhjelm, John Geldman
-
Patent number: 8751733Abstract: Methods and apparatus for managing data storage in hybrid memory devices utilizing single level and multi-level memory cells. Logical addresses can be distributed between single level and multilevel memory cells based on a frequency of write operations performed. Initial storage of data corresponding to a logical address in memory can be determined by various methods including initially writing all data to single level memory or initially writing all data to multilevel memory. Other methods permit a host to direct logical address writes to single level or multilevel memory cells based on anticipated usage.Type: GrantFiled: October 22, 2012Date of Patent: June 10, 2014Assignee: Round Rock Research, LLCInventors: William Radke, Michael Murray, Martin Ragnar Furuhjelm, John Geldman
-
Patent number: 8745421Abstract: A variety of data storage devices, methods and systems are implemented for control of memory associated with backup functionality. One such data storage device includes a power circuit that provides main power. The data storage device has a first solid-state memory circuit that maintains data in the absence of electrical power. A second memory circuit is subject to data loss in the absence of electrical power. A storage circuit stores energy and provides the stored energy to the second memory circuit in response to a loss of main power. A test circuit discharges a portion of the stored energy to provide output data indicative of power-providing capabilities of the storage circuit. A memory controller controls data transfers to the data storage device by temporarily storing data destined for the first solid-state memory circuit and setting the amount of memory available for temporary storage in response to the output data.Type: GrantFiled: June 13, 2013Date of Patent: June 3, 2014Assignee: Seagate Technology LLCInventors: Michael Howard Miller, Martin Ragnar Furuhjelm, Jonathan Williams Haines
-
Publication number: 20130275780Abstract: A variety of data storage devices, methods and systems are implemented for control of memory associated with backup functionality. One such data storage device includes a power circuit that provides main power. The data storage device has a first solid-state memory circuit that maintains data in the absence of electrical power. A second memory circuit is subject to data loss in the absence of electrical power. A storage circuit stores energy and provides the stored energy to the second memory circuit in response to a loss of main power. A test circuit discharges a portion of the stored energy to provide output data indicative of power-providing capabilities of the storage circuit. A memory controller controls data transfers to the data storage device by temporarily storing data destined for the first solid-state memory circuit and setting the amount of memory available for temporary storage in response to the output data.Type: ApplicationFiled: June 13, 2013Publication date: October 17, 2013Applicant: SEAGATE TECHNOLOGY LLCInventors: Michael Howard Miller, Martin Ragnar Furuhjelm, Jonathan Williams Haines
-
Patent number: 8468370Abstract: A variety of data storage devices, methods and systems are implemented for control of memory associated with backup functionality. One such data storage device includes a power circuit that provides main power. The data storage device has a first solid-state memory circuit that maintains data in the absence of electrical power. A second memory circuit is subject to data loss in the absence of electrical power. A storage circuit stores energy and provides the stored energy to the second memory circuit in response to a loss of main power. A test circuit discharges a portion of the stored energy to provide output data indicative of power-providing capabilities of the storage circuit. A memory controller controls data transfers to the data storage device by temporarily storing data destined for the first solid-state memory circuit and setting the amount of memory available for temporary storage in response to the output data.Type: GrantFiled: September 16, 2009Date of Patent: June 18, 2013Assignee: Seagate Technology LLCInventors: Michael Howard Miller, Martin Ragnar Furuhjelm, Jonathan Williams Haines
-
Patent number: 8296545Abstract: In one embodiment of the present invention, a memory device is disclosed to include memory organized into blocks, each block having a status associated therewith and all of the blocks of the nonvolatile memory having collectively a capacity status associated therewith and a display for showing the capacity status even when no power is being applied to the display.Type: GrantFiled: May 13, 2011Date of Patent: October 23, 2012Assignee: Micron Technology, Inc.Inventors: Petro Estakhri, Martin Ragnar Furuhjelm, Ngon Le, Jerrold Allen Beckmann, Neal Anthony Galbo, Steffen Markus Hellmold, Jarreth Romero Solomon
-
Patent number: 8296510Abstract: Methods and apparatus for managing data storage in hybrid memory devices utilizing single level and multi level memory cells. Logical addresses can be distributed between single level and multilevel memory cells based on a frequency of write operations performed. Initial storage of data corresponding to a logical address in memory can be determined by various methods including initially writing all data to single level memory or initially writing all data to multilevel memory. Other methods permit a host to direct logical address writes to single level or multilevel memory cells based on anticipated usage.Type: GrantFiled: November 14, 2011Date of Patent: October 23, 2012Assignee: Round Rock Research, LLCInventors: William H. Radke, Michael Murray, Martin Ragnar Furuhjelm, John Geldman
-
Publication number: 20120059992Abstract: Methods and apparatus for managing data storage in hybrid memory devices utilizing single level and multi level memory cells. Logical addresses can be distributed between single level and multilevel memory cells based on a frequency of write operations performed. Initial storage of data corresponding to a logical address in memory can be determined by various methods including initially writing all data to single level memory or initially writing all data to multilevel memory. Other methods permit a host to direct logical address writes to single level or multilevel memory cells based on anticipated usage.Type: ApplicationFiled: November 14, 2011Publication date: March 8, 2012Inventors: William H. RADKE, Michael Murray, Martin Ragnar Furuhjelm, John Geldman
-
Patent number: 8060719Abstract: Methods and apparatus for managing data storage in hybrid memory devices utilizing single level and multi level memory cells. Logical addresses can be distributed between single level and multilevel memory cells based on a frequency of write operations performed. Initial storage of data corresponding to a logical address in memory can be determined by various methods including initially writing all data to single level memory or initially writing all data to multilevel memory. Other methods permit a host to direct logical address writes to single level or multilevel memory cells based on anticipated usage.Type: GrantFiled: May 28, 2008Date of Patent: November 15, 2011Assignee: Micron Technology, Inc.Inventors: William H. Radke, Michael Murray, Martin Ragnar Furuhjelm, John Geldman
-
Publication number: 20110219175Abstract: In one embodiment of the present invention, a memory device is disclosed to include memory organized into blocks, each block having a status associated therewith and all of the blocks of the nonvolatile memory having collectively a capacity status associated therewith and a display for showing the capacity status even when no power is being applied to the display.Type: ApplicationFiled: May 13, 2011Publication date: September 8, 2011Inventors: Petro Estakhri, Martin Ragnar Furuhjelm, Ngon Le, Jerrold Allen Beckmann, Neal Anthony Galbo, Steffen Markus Hellmold, Jarreth Romero Solomon
-
Patent number: 7949822Abstract: In one embodiment of the present invention, a memory device is disclosed to include memory organized into blocks, each block having a status associated therewith and all of the blocks of the nonvolatile memory having collectively a capacity status associated therewith and a display for showing the capacity status even when no power is being applied to the display.Type: GrantFiled: September 8, 2009Date of Patent: May 24, 2011Assignee: Micron Technology, Inc.Inventors: Petro Estakhri, Martin Ragnar Furuhjelm, Ngon Le, Jerrold Allen Beckmann, Neal Anthony Galbo, Steffen Markus Hellmold, Jarreth Romero Solomon
-
Publication number: 20110066872Abstract: A variety of data storage devices, methods and systems are implemented for control of memory associated with backup functionality. One such data storage device includes a power circuit that provides main power. The data storage device has a first solid-state memory circuit that maintains data in the absence of electrical power. A second memory circuit is subject to data loss in the absence of electrical power. A storage circuit stores energy and provides the stored energy to the second memory circuit in response to a loss of main power. A test circuit discharges a portion of the stored energy to provide output data indicative of power-providing capabilities of the storage circuit. A memory controller controls data transfers to the data storage device by temporarily storing data destined for the first solid-state memory circuit and setting the amount of memory available for temporary storage in response to the output data.Type: ApplicationFiled: September 16, 2009Publication date: March 17, 2011Inventors: Michael Howard Miller, Martin Ragnar Furuhjelm, Jonathan Williams Haines
-
Publication number: 20100231408Abstract: An apparatus includes a display configured to display a health status of a memory device, where the health status is indicative of an amount of spare memory the memory device has available to replace memory of the memory device that may become defective.Type: ApplicationFiled: May 26, 2010Publication date: September 16, 2010Inventors: Martin Ragnar Furuhjelm, Steffen Markus Hellmold
-
Patent number: 7743290Abstract: A nonvolatile memory system includes nonvolatile memory organized into blocks, one or more of which are designated as spare blocks and one or more of which may be defective at the time of manufacturing of the nonvolatile memory. A controller device is coupled to the nonvolatile memory for measuring the health status of the nonvolatile memory by determining the number of growing defects on an on-going basis.Type: GrantFiled: November 24, 2008Date of Patent: June 22, 2010Assignee: Lexar Media, Inc.Inventors: Martin Ragnar Furuhjelm, Steffen Markus Hellmold
-
Publication number: 20100100675Abstract: A data storage device comprising at least one non-volatile storage medium, at least one data cache, and a controller configured to perform cache writing operations between the at least one non-volatile storage medium and the at least one data cache based on user-selected caching modes.Type: ApplicationFiled: July 24, 2009Publication date: April 22, 2010Applicant: SEAGATE TECHNOLOGY LLCInventor: Martin Ragnar Furuhjelm
-
Publication number: 20090327595Abstract: In one embodiment of the present invention, a memory device is disclosed to include memory organized into blocks, each block having a status associated therewith and all of the blocks of the nonvolatile memory having collectively a capacity status associated therewith and a display for showing the capacity status even when no power is being applied to the display.Type: ApplicationFiled: September 8, 2009Publication date: December 31, 2009Inventors: Petro Estakhri, Martin Ragnar Furuhjelm, Ngon Le, Jerrold Allen Beckmann, Neal Anthony Galbo, Steffen Markus Hellmold, Jarreth Romero Solomon
-
Publication number: 20090300269Abstract: Methods and apparatus for managing data storage in hybrid memory devices utilizing single level and multi level memory cells. Logical addresses can be distributed between single level and multilevel memory cells based on a frequency of write operations performed. Initial storage of data corresponding to a logical address in memory can be determined by various methods including initially writing all data to single level memory or initially writing all data to multilevel memory. Other methods permit a host to direct logical address writes to single level or multilevel memory cells based on anticipated usage.Type: ApplicationFiled: May 28, 2008Publication date: December 3, 2009Inventors: William H. Radke, Michael Murray, Martin Ragnar Furuhjelm, John Geldman