Patents by Inventor Martina Damayanti

Martina Damayanti has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9349654
    Abstract: Device and a method of forming a device are presented. The method includes providing a substrate prepared with isolation regions. The substrate includes first, second and third regions. The first region includes a memory region, the second region includes a high voltage (HV) region and the third region includes a logic region. An additional dielectric layer covering the substrate and the isolation regions is formed. A first select region is selectively processed while protecting first non-select regions. The first select region is one of the first, second and third device regions. A first gate dielectric is formed on the select region. Top substrate active area and isolation regions of the first non-select regions are not exposed during processing of the first select region and forming the first gate dielectric.
    Type: Grant
    Filed: March 28, 2014
    Date of Patent: May 24, 2016
    Assignee: GLOBALFOUNDRIES Singapore Pte. Ltd.
    Inventors: Liang Li, Xuesong Rao, Martina Damayanti, Wei Lu, Alex See, Yoke Leng Lim
  • Publication number: 20150279743
    Abstract: Device and a method of forming a device are presented. The method includes providing a substrate prepared with isolation regions. The substrate includes first, second and third regions. The first region includes a memory region, the second region includes a high voltage (HV) region and the third region includes a logic region. An additional dielectric layer covering the substrate and the isolation regions is formed. A first select region is selectively processed while protecting first non-select regions. The first select region is one of the first, second and third device regions. A first gate dielectric is formed on the select region. Top substrate active area and isolation regions of the first non-select regions are not exposed during processing of the first select region and forming the first gate dielectric.
    Type: Application
    Filed: March 28, 2014
    Publication date: October 1, 2015
    Applicant: GLOBALFOUNDRIES Singapore Pte. Ltd.
    Inventors: Liang LI, Xuesong RAO, Martina DAMAYANTI, Wei LU, Alex SEE, Yoke Leng LIM
  • Publication number: 20110048957
    Abstract: A structure and method for forming a relatively thin diffusion barrier/seed bilayer for copper metallization in an electronic device is disclosed. A single layer of an alloy is formed over a dielectric (and possibly the copper layer). The alloy includes a copper platable metal (e.g., ruthenium) and a nitride forming material (e.g., tungsten) and nitrogen. The alloy layer is annealed, and the alloy naturally segregates into two layers. The first layer is a barrier layer including the nitride forming material and nitrogen. The second layer is a seed layer including the copper platable metal.
    Type: Application
    Filed: September 1, 2009
    Publication date: March 3, 2011
    Applicants: Chartered Semiconductor Manufacturing, Ltd., Nanyang Technological University
    Inventors: Martina Damayanti, Thirumany Sritharan, Chee Mang Ng