Patents by Inventor Masaaki IIZUKA

Masaaki IIZUKA has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240133966
    Abstract: A battery measurement system includes: a battery including terminals and a housing case, and a battery measurement device. The battery measurement device includes: a signal control unit provided on a first electrical path connecting positive and negative electrode external terminals and configured to receive or apply an AC signal, a response signal input unit provided on a second electrical path connecting positive and negative electrodes of an electrode body and configured to receive a response signal to the AC signal, and a calculation unit configured to calculate complex impedance information based on the response signal. The second electrical path is wired from the response signal input unit toward the inside of the housing case so that a magnetic flux passage area surrounded by the electrode body and the second electrical path is smaller in magnitude than an area surrounded by the electrode body, the terminals and the housing case.
    Type: Application
    Filed: December 29, 2023
    Publication date: April 25, 2024
    Applicant: DENSO CORPORATION
    Inventors: Fukuo KITAGAWA, Motomasa IIZUKA, Hisayoshi OTA, Masaaki KITAGAWA
  • Publication number: 20240111298
    Abstract: A position obtaining device includes a processor. The processor, in response to a condition being met, derives a first attitude angle as an attitude angle of the device based on first light sources and positions thereof on an image obtained by a first camera; in response to the attitude angle of the device being known, derives a three-dimensional position of the device based on two or more second light sources and positions thereof on an image obtained by a second camera, and in response to a predetermined number of second light sources or more being captured in the image, derives the three-dimensional position and a second attitude angle as the attitude angle of the device; and integrates a result of the first attitude angle and a result of the three-dimensional position and the second attitude angle to estimate the attitude angle and the three-dimensional position of the device.
    Type: Application
    Filed: September 8, 2023
    Publication date: April 4, 2024
    Inventors: Nobuo IIZUKA, Naotomo MIYAMOTO, Masaaki KIKUCHI, Taichi MURAKAMI
  • Publication number: 20240020193
    Abstract: An error correction circuit (20) according to this invention includes a first error correction processing circuit (21) configured to perform error correction processing in a row direction on array data having undergone first coding in the row direction, an error detection processing circuit (26) configured to perform error detection processing in a column direction on the array data having undergone second coding in the column direction, a corrected-bit likelihood calculation circuit (24) configured to calculate for each row the sum of likelihoods of corrected bits each of which is a bit corrected by the first error correction processing circuit (21), a high-likelihood row detection circuit (25) configured to detect rows of the array data in the descending order of the sums of likelihoods of corrected bits of respective rows output from the corrected-bit likelihood calculation circuit (24), and a second error correction processing circuit (27) configured to correct a bit at which a column error-detected by th
    Type: Application
    Filed: October 1, 2021
    Publication date: January 18, 2024
    Inventors: Yasuyuki ENDOH, Masaaki IIZUKA
  • Publication number: 20230198737
    Abstract: A frame synchronization system (1) according to this invention includes a frame signal generation circuit (20) configured to generate a frame signal including a plurality of first frame signals each including a first frame synchronization signal and a first payload signal, wherein the first frame synchronization signal is formed from at least one symbol and is set with an average amplitude lower than an average amplitude of the first payload signal, and a frame synchronization circuit (60) configured to receive the frame signal via an optical transmission path (70), and detect the first frame synchronization signal from a received signal, wherein the received signal is divided into frames having a symbol length of the first frame signal, coordinate values, on an IQ plane, of the signals at identical symbol positions of the plurality of divided frames are added over the plurality of frames, and a symbol specified by magnitude comparison in the frame based on an addition result is determined as the first frame
    Type: Application
    Filed: April 12, 2021
    Publication date: June 22, 2023
    Inventors: Yasuyuki ENDOH, Masaaki IIZUKA
  • Patent number: 11494165
    Abstract: An arithmetic circuit includes a LUT generation circuit (1) that, when coefficients c[n] (n=1, . . . , N) are paired two by two, outputs a value calculated for each of the pairs, and distributed arithmetic circuits (2-m) that calculate values z[m] that are sums of products of data x[m, n] of a data set X[m] containing M pairs of data x[m, n] and the coefficients c[n], in parallel for each of the M pairs. The distributed arithmetic circuit (2-m) includes binomial distributed arithmetic circuits that, for each of the pairs, calculate sums of products of a value obtained by pairing N data x[m, n] corresponding to the circuit two by two and a value obtained by pairing the coefficients c[n] two by two, and a figure matching circuit that matches a number of decimal figures of the sums with a predetermined number of decimal figures.
    Type: Grant
    Filed: December 18, 2018
    Date of Patent: November 8, 2022
    Assignees: NTT ELECTRONICS CORPORATION, NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Kenji Kawai, Ryo Awata, Kazuhito Takei, Masaaki Iizuka
  • Publication number: 20220240465
    Abstract: Provided are a cultivation assisting device and a cultivation assisting method which are capable of assisting cultivators in cultivating crops using nanobubble water effectively. In order to assist cultivation of crops using nanobubble water, first information relating to a nanobubble water use condition is acquired for each cultivator cultivating a crop and second information relating to the result of cultivation is acquired for each cultivator; from the first information and second information of each cultivator, the correlation between the use condition and the result is determined; a selection of a result is accepted; and a use condition based on the selected result is derived on the basis of the correlation.
    Type: Application
    Filed: March 23, 2020
    Publication date: August 4, 2022
    Inventors: Masaaki IIZUKA, Yuichi OKUYAMA
  • Patent number: 11360741
    Abstract: An arithmetic circuit includes an LUT generation circuit (1) that, when coefficients c[n] (n=1, . . . , N) are paired two by two, outputs a value calculated for each of the pairs, and a distributed arithmetic circuit (2-m) that calculates values y[m] of product-sum arithmetic, by which data x[m, n] of a data set X[m] containing M pairs of data x[m, n] is multiplied by the coefficients c[n] and the products are summed up, in parallel for each of the M pairs.
    Type: Grant
    Filed: December 18, 2018
    Date of Patent: June 14, 2022
    Assignees: NTT ELECTRONICS CORPORATION, NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Kenji Kawai, Ryo Awata, Kazuhito Takei, Masaaki Iizuka
  • Publication number: 20220100472
    Abstract: An arithmetic circuit includes an LUT generation circuit (1) that, when coefficients c[n] (n=1, . . . , N) are paired two by two, outputs a value calculated for each of the pairs, and a distributed arithmetic circuit (2-m) that calculates values y[m] of product-sum arithmetic, by which data x[m, n] of a data set X[m] containing M pairs of data x[m, n] is multiplied by the coefficients c[n] and the products are summed up, in parallel for each of the M pairs.
    Type: Application
    Filed: December 9, 2021
    Publication date: March 31, 2022
    Inventors: Kenji KAWAI, Ryo AWATA, Kazuhito TAKEI, Masaaki IIZUKA
  • Publication number: 20210064342
    Abstract: An arithmetic circuit includes an LUT generation circuit (1) that, when coefficients c[n] (n=1, . . . , N) are paired two by two, outputs a value calculated for each of the pairs, and a distributed arithmetic circuit (2-m) that calculates values y[m] of product-sum arithmetic, by which data x[m, n] of a data set X[m] containing M pairs of data x[m, n] is multiplied by the coefficients c[n] and the products are summed up, in parallel for each of the M pairs.
    Type: Application
    Filed: December 18, 2018
    Publication date: March 4, 2021
    Inventors: Kenji KAWAI, Ryo AWATA, Kazuhito TAKEI, Masaaki IIZUKA
  • Publication number: 20210064340
    Abstract: An arithmetic circuit includes an LUT generation circuit (1) that, when coefficients c[n] (n=1, . . . , N) are paired two by two, outputs a value calculated for each of the pairs, and distributed arithmetic circuits (2-m) that calculate values z[m] of product-sum arithmetic, by which data x[m, n] of a data set X[m] containing M pairs of data x[m, n] are multiplied by the coefficients c[n] and the products are summed up, in parallel for each of the M pairs.
    Type: Application
    Filed: December 18, 2018
    Publication date: March 4, 2021
    Inventors: Kenji KAWAI, Ryo AWATA, Kazuhito TAKEI, Masaaki IIZUKA