Patents by Inventor Masaaki Maezawa

Masaaki Maezawa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11362257
    Abstract: A quantum bit device according to the present invention includes a first quantum bit substrate 10 which includes a first superconductive wiring 13 disposed to have a magnetically coupled portion with a first superconductive magnetic flux quantum bit 14 on a surface thereof, a second quantum bit substrate 11 which includes a second superconductive wiring 13 disposed to have a magnetically coupled portion with a second superconductive magnetic flux quantum bit 14 on a surface thereof, and a base substrate 12 which includes a third superconductive wiring 13 configured by two superconductive wirings extending parallel to each other on a surface thereof.
    Type: Grant
    Filed: May 9, 2018
    Date of Patent: June 14, 2022
    Inventors: Mutsuo Hidaka, Masaaki Maezawa
  • Publication number: 20210167271
    Abstract: A quantum bit device according to the present invention includes a first quantum bit substrate 10 which includes a first superconductive wiring 13 disposed to have a magnetically coupled portion with a first superconductive magnetic flux quantum bit 14 on a surface thereof, a second quantum bit substrate 11 which includes a second superconductive wiring 13 disposed to have a magnetically coupled portion with a second superconductive magnetic flux quantum bit 14 on a surface thereof, and a base substrate 12 which includes a third superconductive wiring 13 configured by two superconductive wirings extending parallel to each other on a surface thereof.
    Type: Application
    Filed: May 9, 2018
    Publication date: June 3, 2021
    Inventors: Mutsuo HIDAKA, Masaaki MAEZAWA
  • Patent number: 5598105
    Abstract: An elementary cell uses single-flux-quanta as two-valued logic propagation signals and is effective for Constructing asynchronous superconducting logic circuits. The elementary cell comprises one OR circuit section and one AND circuit section. Input pulses applied to two input terminals of the elementary cell are split at signal splitting sections in the elementary cell and applied to both inputs of the OR circuit section and both inputs of the AND circuit section. The output of the OR circuit section is defined as the OR output of the elementary cell. A first arrival pulse memory section is provided in the AND circuit section and when one of two input pulses input to the two input terminals of the AND circuit section arrives before the other, this fact is recorded in the first arrival pulse memory section as logical "1".
    Type: Grant
    Filed: November 27, 1995
    Date of Patent: January 28, 1997
    Assignee: Agency of Industrial Science & Technology, Ministry of International Trade & Industry
    Inventors: Itaru Kurosawa, Hiroshi Nakagawa, Masahiro Aoyagi, Masaaki Maezawa, Takashi Nanya, Yoshio Kameda