Patents by Inventor Masamichi Kawarabayashi

Masamichi Kawarabayashi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6434722
    Abstract: A method designs a logic circuit having a flip-flop which performs an on and off operation in response to a timing clock and a feedback loop. With such a structure, a logic circuit portion which operates in accordance with an enable signal automatically is extracted. Further, the logic circuit portion is formed by the use of a gated clock obtained by gating the timing clock via the enable signal. Thereby, the number of on and off operations of the flip-flop in response to the timing clock can be largely reduced.
    Type: Grant
    Filed: April 20, 1998
    Date of Patent: August 13, 2002
    Assignee: NEC Corporation
    Inventors: Masamichi Kawarabayashi, Takuo Nakaki
  • Publication number: 20010014964
    Abstract: A method designs a logic circuit having a flip-flop which performs an on and off operation in response to a timing clock and a feedback loop. With such a structure, a logic circuit portion which operates in accordance with an enable signal automatically is extracted. Further, the logic circuit portion is formed by the use of a gated clock obtained by gating the timing clock via the enable signal. Thereby, the number of a change of the flip-flop in response to the timing clock can be largely reduced.
    Type: Application
    Filed: April 20, 1998
    Publication date: August 16, 2001
    Inventors: MASAMICHI KAWARABAYASHI, TAKUO NAKAKI
  • Patent number: 6009248
    Abstract: A delay optimization system including a layout processing unit for receiving the input of circuit specification of a target circuit to conduct layout, as well as extracting wiring information, an optimization processing unit for conducting optimization with reference to the wiring information, as well as generating circuit change information and inserted buffer information, and a constraints violations determining unit for determining whether a circuit generated as a result of the layout by the layout processing unit satisfies delay constraints set for the target circuit, the layout processing unit executing initial layout based only on circuit information synthesized based on the circuit specification of the target circuit and re-layout with reference to the circuit change information and inserted buffer information generated by the optimization processing unit.
    Type: Grant
    Filed: May 30, 1997
    Date of Patent: December 28, 1999
    Assignee: NEC Corporation
    Inventors: Koichi Sato, Hideyuki Emura, Naotaka Maeda, Masamichi Kawarabayashi
  • Patent number: 5883808
    Abstract: An optimization apparatus comprises a hierarchical circuit specification input for entering a logic circuit having a hierarchical structure, a delay constraint input for entering delay constraints of the logic circuit, a circuit database for storing and holding the logic circuit and delay constraint, a timing analyzer for performing the timing analysis of the logic circuit, a delay constraint distributor for distributing the delay constraints to each hierarchical configuring the logic circuit according to optimization possibility of the logic circuit, an optimizing unit for performing the delay optimization of the logic circuit according to the delay constraints distributed to the respective hierarchical sub-circuit of the logic circuit, a library input for entering library information to be used for the timing analysis of the logic circuit, a library database for holding the library information, and an output for outputting the optimized logic circuit.
    Type: Grant
    Filed: January 29, 1997
    Date of Patent: March 16, 1999
    Assignee: NEC Corporation
    Inventor: Masamichi Kawarabayashi