Patents by Inventor Masaru Mizuta

Masaru Mizuta has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11588486
    Abstract: According to one embodiment, a bus buffer circuit includes an input buffer circuit that receives an input signal, and outputs a non-inversion input signal and an inversion input signal, a voltage conversion circuit that operates by a second power supply, performs voltage conversion on the non-inversion input signal and the inversion input signal input thereto, and outputs the signals as a voltage-converted non-inversion output signal and a voltage-converted inversion output signal, an output retaining circuit that retains the voltage-converted non-inversion output signal and the voltage-converted inversion output signal at a same potential level when an output enable signal is in a disable state, a determinator that determines whether these signals are at a same potential level, a three-state output buffer circuit that outputs the voltage-converted non-inversion output signal or the voltage-converted inversion output signal from an output terminal, and an output controller that sets the three-state output buf
    Type: Grant
    Filed: March 10, 2022
    Date of Patent: February 21, 2023
    Assignees: Kabushiki Kaisha Toshiba, Toshiba Electronic Devices & Storage Corporation
    Inventor: Masaru Mizuta
  • Publication number: 20160079980
    Abstract: A first logic inversion unit generates an input inversion signal and a buffer unit generates a signal having a same logic as that of the input inversion signal. The first logic inversion unit includes first and second MOS transistors. The first and second MOS transistors have conductivity types different from each other. The buffer unit includes third to sixth MOS transistors. The third and fourth MOS transistors are connected in cascade between a third reference potential and an output node of the buffer unit and have conductivity types different from each other. The fifth and sixth MOS transistors are connected in cascade between the output node of the buffer unit and a fourth reference potential and have conductivity types different from each other.
    Type: Application
    Filed: March 11, 2015
    Publication date: March 17, 2016
    Inventors: Katsue Kawakyu, Masaru Mizuta
  • Patent number: 7652518
    Abstract: A bus switch with level shifting may include a first terminal configured to receive and output a first power supply voltage higher than a reference voltage, a second terminal configured to receive and output a second power supply voltage higher than the first power supply voltage, an output control terminal to which a control signal for controlling a switching between an output permitted state and an output prohibited state is inputted, a first switching element provided between the first terminal and the second terminal and having a gate, a gate control circuit to which signals are inputted from the output control terminal and the second terminal, which supplies gate voltage to the gate of the first switching element, and which controls the first switching element to be conducting or to be non-conducting, and a second switching device provided between a power source of the second power supply voltage and the second terminal, and configured to switch between conducting and non-conducting in accordance with th
    Type: Grant
    Filed: July 16, 2007
    Date of Patent: January 26, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Akira Takiba, Masaru Mizuta
  • Patent number: 7473991
    Abstract: A semiconductor device of an embodiment of the invention has a package substrate, and a semiconductor chip mounted on the package substrate. The semiconductor chip has an output section, and a filter section for decreasing the electromagnetic noise generated from the data communication path. The output section outputs a data signal into the data communication path, and has a buffer amplifier section for compensating the data signal.
    Type: Grant
    Filed: December 21, 2006
    Date of Patent: January 6, 2009
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Shigeru Hiura, Takaya Kitahara, Masanori Kinugasa, Akira Takiba, Masaru Mizuta, Kiyoyasu Shibata
  • Publication number: 20080028121
    Abstract: A bus switch with level shifting may include a first terminal configured to receive and output a first power supply voltage higher than a reference voltage, a second terminal configured to receive and output a second power supply voltage higher than the first power supply voltage, an output control terminal to which a control signal for controlling a switching between an output permitted state and an output prohibited state is inputted, a first switching element provided between the first terminal and the second terminal and having a gate, a gate control circuit to which signals are inputted from the output control terminal and the second terminal, which supplies gate voltage to the gate of the first switching element, and which controls the first switching element to be conducting or to be non-conducting, and a second switching device provided between a power source of the second power supply voltage and the second terminal, and configured to switch between conducting and non-conducting in accordance with th
    Type: Application
    Filed: July 16, 2007
    Publication date: January 31, 2008
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Akira Takiba, Masaru Mizuta
  • Publication number: 20070164788
    Abstract: A semiconductor device of an embodiment of the invention has a package substrate, and a semiconductor chip mounted on the package substrate. The semiconductor chip has an output section, and a filter section for decreasing the electromagnetic noise generated from the data communication path. The output section outputs a data signal into the data communication path, and has a buffer amplifier section for compensating the data signal.
    Type: Application
    Filed: December 21, 2006
    Publication date: July 19, 2007
    Inventors: Shigeru HIURA, Takaya Kitahara, Masanori Kinugasa, Akira Takiba, Masaru Mizuta, Kiyoyasu Shibata
  • Patent number: 6762460
    Abstract: A protection circuit including a power supply terminal supplied with a power supply potential, a reference terminal supplied with a reference potential, and a first p-channel MOS transistor having a first gate, a first source, a first drain and a first back gate. The first gate, the first source and the first back gate are connected to the power supply terminal. Also included is a second p-channel MOS transistor having a second gate, a second source, a second drain and the first back gate, in which the second source of the second p-channel MOS transistor is connected to the first drain of the first p-channel MOS transistor, and the second gate and the second drain of the second p-channel MOS transistor is connected to the reference terminal.
    Type: Grant
    Filed: October 23, 2001
    Date of Patent: July 13, 2004
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Akira Takiba, Masanori Kinugasa, Yoshimitsu Itoh, Masaru Mizuta
  • Patent number: 6714051
    Abstract: A bus buffer has a controller to generate several control signals; a first terminal via which a first-directional signal is input whereas a second-directional signal is output; a second terminal via which the first-directional signal is output whereas the second-directional signal is input; a first-directional signal processor, provided between the first and second terminals, having a first internal circuit and a first output buffer; a second-directional signal processor, provided between the second and first terminals, having a second internal circuit and a second output buffer; a first input buffer having a first input holder to disactivate the first internal circuit and the first output buffer by using at least one of the control signals; and a second input buffer having a second input holder to disactivate the second internal circuit and the second output buffer by using the at least one control signal, for holding the input to the input buffers at a certain level to decrease a current to pass these circu
    Type: Grant
    Filed: December 4, 2002
    Date of Patent: March 30, 2004
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Akira Takiba, Masanori Kinugasa, Takumi Tsukazaki, Toru Fujii, Masaru Mizuta
  • Patent number: 6674185
    Abstract: A temperature sensor circuit includes a temperature detecting circuit, a preset value storing circuit, and a current supplying circuit. The temperature detecting circuit is configured to generate a first temperature voltage in accordance with an ambient temperature and a current. The preset value storing circuit stores a second temperature voltage preset for a predetermined ambient temperature as a digital value. The current supplying circuit supplies the current to the temperature detecting circuit. The current supplying circuit supplies the current such that the first temperature voltage generated by the temperature detecting circuit at the predetermined ambient temperature is equal to the second temperature voltage.
    Type: Grant
    Filed: November 4, 2002
    Date of Patent: January 6, 2004
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Masaru Mizuta
  • Publication number: 20030169073
    Abstract: A bus buffer has a controller to generate several control signals; a first terminal via which a first-directional signal is input whereas a second-directional signal is output; a second terminal via which the first-directional signal is output whereas the second-directional signal is input; a first-directional signal processor, provided between the first and second terminals, having a first internal circuit and a first output buffer; a second-directional signal processor, provided between the second and first terminals, having a second internal circuit and a second output buffer; a first input buffer having a first input holder to disactivate the first internal circuit and the first output buffer by using at least one of the control signals; and a second input buffer having a second input holder to disactivate the second internal circuit and the second output buffer by using the at least one control signal, for holding the input to the input buffers at a certain level to decrease a current to pass these circu
    Type: Application
    Filed: December 4, 2002
    Publication date: September 11, 2003
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Akira Takiba, Masanori Kinugasa, Takumi Tsukazaki, Toru Fujii, Masaru Mizuta
  • Publication number: 20030086476
    Abstract: A temperature sensor circuit includes a temperature detecting circuit, a preset value storing circuit, and a current supplying circuit. The temperature detecting circuit is configured to generate a first temperature voltage in accordance with an ambient temperature and a current. The preset value storing circuit stores a second temperature voltage preset for a predetermined ambient temperature as a digital value. The current supplying circuit supplies the current to the temperature detecting circuit. The current supplying circuit supplies the current such that the first temperature voltage generated by the temperature detecting circuit at the predetermined ambient temperature is equal to the second temperature voltage.
    Type: Application
    Filed: November 4, 2002
    Publication date: May 8, 2003
    Inventor: Masaru Mizuta
  • Publication number: 20020053697
    Abstract: A power supply terminal is supplied with a power supply potential. A reference terminal is supplied with a reference potential. First and second p-channel MOS transistor, and first and second n-channel MOS transistor each has a gate, a source, a drain, and a back gate. The gate, source and back gate of the first pMOS transistor, the back gate of the second pMOS transistor, and the gate and drain of the second nMOS transistor are connected to the power supply terminal. The source of the second pMOS transistor is connected to the drain of the first pMOS transistor. The gate and drain of the second pMOS transistor, the gate, source and back gate of the first nMOS transistor, and the back gate of the second nMOS transistor are connected to the reference terminal. The source of the second nMOS transistor is connected to the drain of the first nMOS transistor.
    Type: Application
    Filed: October 23, 2001
    Publication date: May 9, 2002
    Inventors: Akira Takiba, Masanori Kinugasa, Yoshimitsu Itoh, Masaru Mizuta
  • Patent number: 6337603
    Abstract: A temperature detector circuit for converting a forward drop voltage of a diode to digital data by means of an AD converter is provided. In order to restrict an occurrence of an output error caused by dispersion in diode manufacture, correction data according to digital data obtained by the AD converter is stored in advance in a storage circuit under a known arbitrary temperature condition, and subtraction is performed between digital data obtained by the AD converter under an unknown temperature condition and correction data read from a storage circuit, thereby to perform correction.
    Type: Grant
    Filed: June 29, 2000
    Date of Patent: January 8, 2002
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Masanori Kinugasa, Yoshimitsu Itoh, Masaru Mizuta, Akira Takiba, Shinji Inada