Patents by Inventor Masaru Uya

Masaru Uya has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5847983
    Abstract: An improved full subtracter is disclosed which receives a minuend signal A having a weight of +1, a subtrahend signal B having a weight of -1 and a borrow input signal Xi having a weight of -1 and provides a difference output: signal D having a weight of +1 and a borrow output signal Xo having a weight of -2. The full subtracter is composed of CMOS transistors such that both the signal D delay time and the signal Xo delay time are decreased by reducing the number of logic gate stages.
    Type: Grant
    Filed: August 22, 1996
    Date of Patent: December 8, 1998
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventor: Masaru Uya
  • Patent number: 5838310
    Abstract: Correspondingly to values stored in a plane memory in which the user can designate candidate pixels for a key color as desired, a data processor reads all items of pixel data indicative of the candidate pixels from a frame memory (memory for storing items of pixel data for one frame of an image) and calculates representative color data. A comparator compares the representative color data with the items of pixel data supplied in synchronism with a pixel clock signal to provide a chroma-key signal. The data processor receives new items of pixel data in a specified cycle, periodically recalculates and updates the representative color data, and supplies the updated representative color data to the comparator. As a result, an effective chroma-key signal is stably generated despite variations in background color.
    Type: Grant
    Filed: May 16, 1997
    Date of Patent: November 17, 1998
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventor: Masaru Uya
  • Patent number: 5781174
    Abstract: A "city block" image subject to pointing is given as a first image V.sub.a. A "hand" image serving as a pointer pointing something out on the first image V.sub.a is given as a second image V.sub.b. A mixer is provided which assigns a weight to pixel data of V.sub.a as well as to pixel data of V.sub.b, multiplies each pixel data by its weight, summing the results, and outputting the results as resulting pixel data. A comparator is provided which sends out a coincidence signal when a match is found between pixel data of V.sub.b and a "hand" color requirement defined by given condition data. A data selector is provided which selects and outputs an output of the mixer when the comparator sends out a coincidence signal while otherwise it selects and outputs pixel data of V.sub.a, Pixels used to forming the "hand" are specified from V.sub.b. With respect to such specified pixel, translucent synthesis of V.sub.a and V.sub.b is carried out. Pixels other than the specified pixels are used to display V.sub.
    Type: Grant
    Filed: June 5, 1996
    Date of Patent: July 14, 1998
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Masaru Uya, Takuya Sayama
  • Patent number: 5694560
    Abstract: A dynamic-image displaying workstation provided with a display device for displaying an image, a video signal processing circuit for outputting dynamic-image data representing a dynamic image corresponding to a video signal, a first dual port memory for receiving and storing the dynamic-image data outputted from the video signal processing circuit, a second dual port memory for storing data representing pixels of an image to be displayed by the display device, and a third dual port memory for storing data representing a window area. The window area is an area of a window, to which the dynamic-image belongs, and is not covered by any other windows.
    Type: Grant
    Filed: December 27, 1995
    Date of Patent: December 2, 1997
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Masaru Uya, Norihiko Mizobata, Takuya Sayama, Satoshi Takahashi, Takeshi Ichise, Takeshi Kawano, Taizo Tsujimoto
  • Patent number: 5625764
    Abstract: An image blend circuit comprising a first image memory and a second image memory output pixel data according to pixel location information containing a pixel clock signal generated by an image location information supply unit, and a counter counts. Blend ratios are read from the counter and a blend ratio buffer. A data selector selects between these blend ratios according to a control signal from an attribute buffer and applies a selected blend ratio to a pixel blend unit. The pixel blend unit, depending upon the received blend ratio, translucently synthesizes or selects pixels from the first and second image memories. In an information processor, when opening a plurality of windows on a display screen produces an overlap field between the windows, such overlapped images are translucently blended for translucent image display. Therefore, the blend ratio can be set with less write information.
    Type: Grant
    Filed: March 15, 1994
    Date of Patent: April 29, 1997
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Taizou Tsujimoto, Masaru Uya
  • Patent number: 5530797
    Abstract: Pixel data is selected from among first and second dynamic-image memories (DI1, DI2) and a static-memory (SI). In the invention, (a) first and second window area memories (WA1, WA2) for designating shapes and sizes of windows to which video dynamic-images are assigned respectively, (b) first and second dynamic-image area memories (DA1, DA2) for designating memory locations of data stored in both the dynamic-image memories, and (c) a priority control register for designating which video dynamic-image should be displayed in front when video dynamic-images overlap with each other are provided, whereby display for every pixel is executed according to a logical AND value of read-out data from WA1 and read-out data from DA1, a logical AND value of read-out data from WA2 and read-out data from DA2, and read-out data from the priority control register.
    Type: Grant
    Filed: April 7, 1993
    Date of Patent: June 25, 1996
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Masaru Uya, Norihiko Mizobata, Takuya Sayama, Satoshi Takahashi, Takeshi Ichise, Takeshi Kawano, Taizou Tsujimoto
  • Patent number: 5524197
    Abstract: A dynamic-image displaying workstation provided with a display device for displaying an image, a video signal processing circuit for outputting dynamic-image data representing a dynamic image corresponding to a video signal, a first dual port memory for receiving and storing the dynamic-image data outputted from the video signal processing circuit, a second dual port memory for storing data representing pixels of an image to be displayed by the display device, and a third dual port memory for storing data representing a window area. The window area is an area of a window, to which the dynamic-image belongs, and is not covered by any other windows.
    Type: Grant
    Filed: September 14, 1992
    Date of Patent: June 4, 1996
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Masaru Uya, Norihiko Mizobata, Takuya Sayama, Satoshi Takahashi, Takeshi Ichise, Takeshi Kawano, Taizo Tsujimoto
  • Patent number: 5500684
    Abstract: A foreground live-video image, made up of a "blue back" part, a "hand/arm" part, and a "shadow" part of the "hand/arm" part, is chroma-key composited with a background live-video image. The "blue back" part is displayed to be transparent on the display screen. The "hand/arm" part is displayed to be opaque. The "shadow" part is displayed to be translucent. Whereas a first comparator determines a key color of the "blue back" part, a second comparator determines a key color of the "shadow" part. According to the output code of the first and second comparators, a data selector selects, pixel data of the background live-video image (Va) for the "blue back" part, pixel data of the foreground live-video image (Vb) for the "hand/arm" part, and pixel data found by multiplying each of the pixel data of Va and the pixel data of Vb by a respective weight and summing those products, as respective output pixel data.
    Type: Grant
    Filed: December 9, 1994
    Date of Patent: March 19, 1996
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventor: Masaru Uya
  • Patent number: 4815352
    Abstract: A tone source system for a superior electronic musical instrument suitable for an LSI application in which the wave data can be provided in a time division multiplex form, or the envelope data can be provided in a time division multiplex form in a synchronous relationship with it, and the wave data to which the envelopes are attached can be provided in a time division multiplex form through multiplication of the data.
    Type: Grant
    Filed: December 12, 1986
    Date of Patent: March 28, 1989
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Masao Tsukamoto, Kinji Kawamoto, Masaru Uya
  • Patent number: 4779234
    Abstract: A FIFO memory using one of the ports of a RAM having two or more ports for writing and another port for reading is disclosed. Writing into the FIFO memory is done instantly, while reading from the FIFO memory is effected by holding the output of the preliminarily accessed RAM until the end of a reading operation. The output of the RAM is updated by a request from outside and according to the state of the FIFO memory, and this operation is done simultaneously with reading or writing.
    Type: Grant
    Filed: May 27, 1986
    Date of Patent: October 18, 1988
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Katsuyuki Kaneko, Masaru Uya, Yoshito Nishimichi
  • Patent number: 4709173
    Abstract: An integrated circuit having a latch circuit with a selection function includes a selection circuit having a plurality of logic circuits each capable of presenting three output states depending on a selection signal supplied thereto, a latch circuit having a bistable circuit composed of first and second logic inverting circuits, and a connection system for supplying an output of the selection circuit to an input of the latch circuit. An output resistance of the second logic inverting circuit is set to be at least ten times as high as an output resistance of any one of the logic circuits which make up the selection circuit.
    Type: Grant
    Filed: May 19, 1986
    Date of Patent: November 24, 1987
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Yoshito Nishimichi, Masaru Uya, Katsuyuki Kaneko
  • Patent number: 4682303
    Abstract: A parallel binary adder has several blocked adders, wherein numbers of bits of adders are selected to be larger in higher order blocks than lower order blocks, thereby addition in all blocks will finish at the same time, thereby undue waiting time between the completion of the addition in several blocks can be eliminated, and thereby a faster parallel binary adder is obtainable.
    Type: Grant
    Filed: August 23, 1984
    Date of Patent: July 21, 1987
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventor: Masaru Uya
  • Patent number: 4645944
    Abstract: In a high speed latching circuit (C) for selectively receiving one or plural slowly changing input data signals and latching them at high speed, one or plural first CMOS FETs (31, 33, 35, 37) and one or plural second CMOS FETs (32, 34, 36, 38) of p-conductivity type are connected in series respectively to form one or plural series connections (31+32, 33+34, 35+36, 37+38), wherein selection signals are given to the gates of the first CMOS FETs, input data signals are given to the gates of the second CMOS FETs and a flip-flop (30+39+41) is driven by selected one of the series connections.
    Type: Grant
    Filed: September 4, 1984
    Date of Patent: February 24, 1987
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventor: Masaru Uya
  • Patent number: 4601007
    Abstract: A full adder is constituted with complementary MOS FETs, wherein delay time of adding time and carry signal delay time are shortened as a result of reduced number of stages of signal processing gates.
    Type: Grant
    Filed: January 25, 1984
    Date of Patent: July 15, 1986
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Masaru Uya, Katsuyuki Kaneko
  • Patent number: 4506168
    Abstract: A Schmitt trigger circuit uses an inverter and at least four transistors connected so as to ensure that its threshold voltages can optionally be set, its hysteresis voltage width can be sufficiently broad, and flow of steady-state current can be prevented.
    Type: Grant
    Filed: July 12, 1982
    Date of Patent: March 19, 1985
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventor: Masaru Uya
  • Patent number: 4498021
    Abstract: For voltage on a digital signal line whose load capacitance is comparatively large as in a bus line of a CMOS integrated circuit, a detection is made that said voltages enter into a specified voltage range between the ground voltage and the power supply voltage, then based on such detection the voltage on said signal line is raised up or pulled down rapidly by a current injection means or a current ejection means, respectively, thereby the signal propagation delay is reduced.
    Type: Grant
    Filed: July 13, 1982
    Date of Patent: February 5, 1985
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventor: Masaru Uya
  • Patent number: 4483229
    Abstract: A tone source system for a superior electronic musical instrument suitable for an LSI application in which the wave data can be provided in a time division multiplex form, or the envelope data can be provided in a time division multiplex form in a synchronous relationship with it, and the wave data to which the envelopes are attached can be provided in a time division multiplex form through multiplication of the data.
    Type: Grant
    Filed: January 14, 1983
    Date of Patent: November 20, 1984
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Masao Tsukamoto, Kinji Kawamoto, Masaru Uya
  • Patent number: 4476763
    Abstract: An electronic musical instrument equipped with multiple musical tone signal generating channels, with an automatic play system which controls the tone generation of the musical tone signal generating channels on the basis of the automatic play data recorded in a memory so as to successively and automatically generate musical tones. The instrument also has a manual play system which controls the tone generation of the musical tone signal generating channels by the keyboard and other performance controls so as to generate musical tones by control of the tone generation of the multiple musical tone signal generating channels by the joint use of the automatic play system and the manual play system.
    Type: Grant
    Filed: April 28, 1982
    Date of Patent: October 16, 1984
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Masaru Uya, Kinji Kawamoto
  • Patent number: 4417161
    Abstract: The present invention relates to logic gate circuits of digital integrated circuits, particularly for the purpose of constituting gate circuits for realizing XNOR (Exclusive NOR) or XOR (Exclusive OR) circuits composed of CMOS (Complementary MOS), it is to offer complementary gate circuits in which the number of included transistors is reduced largely from that of conventional circuits.
    Type: Grant
    Filed: August 28, 1981
    Date of Patent: November 22, 1983
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventor: Masaru Uya
  • Patent number: 4355559
    Abstract: An electronic musical instrument equipped with multiple musical tone signal generating channels, with an automatic play system which controls the tone generation of the musical tone signal generating channels on the basis of the automatic play data recorded in a memory so as to successively and automatically generate musical tones. The instrument also has a manual play system which controls the tone generation of the musical tone signal generating channels by the keyboard and other performance controls so as to generate musical tones by control of the tone generation of the multiple musical tone signal generating channels by the joint use of the automatic play system and the manual play system.
    Type: Grant
    Filed: April 9, 1980
    Date of Patent: October 26, 1982
    Assignee: Matsushita Electric Industrial Co. Ltd.
    Inventors: Masaru Uya, Kinji Kawamoto