Patents by Inventor Masatoshi Sase
Masatoshi Sase has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20230353887Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: ApplicationFiled: July 12, 2023Publication date: November 2, 2023Applicant: Sony Group CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Patent number: 11750937Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: GrantFiled: May 17, 2022Date of Patent: September 5, 2023Assignee: Sony Group CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Publication number: 20220279154Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: ApplicationFiled: May 17, 2022Publication date: September 1, 2022Applicant: Sony Group CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Patent number: 11388380Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: GrantFiled: March 16, 2021Date of Patent: July 12, 2022Assignee: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Publication number: 20210203902Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: ApplicationFiled: March 16, 2021Publication date: July 1, 2021Applicant: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Patent number: 10986323Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing, section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-convert d are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: GrantFiled: May 29, 2020Date of Patent: April 20, 2021Assignee: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Publication number: 20200296342Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing, section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-convert d are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: ApplicationFiled: May 29, 2020Publication date: September 17, 2020Applicant: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Patent number: 10708563Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: GrantFiled: April 23, 2019Date of Patent: July 7, 2020Assignee: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Publication number: 20190281268Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: ApplicationFiled: April 23, 2019Publication date: September 12, 2019Applicant: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Patent number: 10313648Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: GrantFiled: December 27, 2017Date of Patent: June 4, 2019Assignee: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Publication number: 20180124369Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: ApplicationFiled: December 27, 2017Publication date: May 3, 2018Applicant: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Patent number: 9866811Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: GrantFiled: April 28, 2017Date of Patent: January 9, 2018Assignee: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Publication number: 20170230629Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: ApplicationFiled: April 28, 2017Publication date: August 10, 2017Applicant: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Patent number: 9661291Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: GrantFiled: January 20, 2016Date of Patent: May 23, 2017Assignee: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Publication number: 20170019650Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: ApplicationFiled: September 15, 2016Publication date: January 19, 2017Applicant: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Patent number: 9538153Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: GrantFiled: September 15, 2016Date of Patent: January 3, 2017Assignee: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Publication number: 20160142694Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: ApplicationFiled: January 20, 2016Publication date: May 19, 2016Applicant: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Patent number: 9025929Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: GrantFiled: August 19, 2014Date of Patent: May 5, 2015Assignee: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Publication number: 20140355948Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: ApplicationFiled: August 19, 2014Publication date: December 4, 2014Inventors: Ryota KOSAKAI, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda
-
Patent number: 8849090Abstract: In a high speed image capturing state, a camera signal processing circuit is not needed to perform a signal process at a high screen rate, but at a regular screen rate. In the high speed image capturing mode, raw data of 240 fps received from an image sensor 101 are recorded on a recording device 111 through a conversion processing section 201 and a recording device controlling circuit 210. Raw data that have been decimated and size-converted are supplied to a camera signal processing circuit 203 through a pre-processing circuit 202 and an image being captured is displayed on a display section 112 with a signal for which a camera process has been performed.Type: GrantFiled: October 12, 2007Date of Patent: September 30, 2014Assignee: Sony CorporationInventors: Ryota Kosakai, Katsutoshi Aiki, Nobuyuki Sato, Hiroki Nagahama, Masatoshi Sase, Yutaka Yoneda