Patents by Inventor Masatoshi Watarai

Masatoshi Watarai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10483207
    Abstract: According to one embodiment, the insulating layer is provided on the terrace portions. The plurality of contact portions extend through the insulating layer in the stacking direction and contact the terrace portions. The second columnar portion extends through the insulating layer and through the second stacked portion in the stacking direction, and includes a second semiconductor body contacting the first semiconductor region. The first insulating portion divides the first semiconductor region in the first direction. The first insulating portion is provided under a boundary portion between the first stacked portion and the second stacked portion.
    Type: Grant
    Filed: August 3, 2017
    Date of Patent: November 19, 2019
    Assignee: Toshiba Memory Corporation
    Inventors: Masatoshi Watarai, Masanori Hatakeyama, Takuya Kusaka, Kazunori Masuda, Masato Endo, Koichi Fukuda, Masato Sugawara
  • Publication number: 20180040565
    Abstract: According to one embodiment, the insulating layer is provided on the terrace portions. The plurality of contact portions extend through the insulating layer in the stacking direction and contact the terrace portions. The second columnar portion extends through the insulating layer and through the second stacked portion in the stacking direction, and includes a second semiconductor body contacting the first semiconductor region. The first insulating portion divides the first semiconductor region in the first direction. The first insulating portion is provided under a boundary portion between the first stacked portion and the second stacked portion.
    Type: Application
    Filed: August 3, 2017
    Publication date: February 8, 2018
    Applicant: Toshiba Memory Corporation
    Inventors: Masatoshi WATARAI, Masanori HATAKEYAMA, Takuya KUSAKA, Kazunori MASUDA, Masato ENDO, Koichi FUKUDA, Masato SUGAWARA
  • Patent number: 7602064
    Abstract: The semiconductor device includes a semiconductor substrate, a diffusion layer, an interconnect layer, a contact plug, a contact-inspection hole, a via plug, and a via-inspection hole. Similarly to a contact plug hole, the contact-inspection hole extends from the diffusion layer to the interconnect layer. The opening of the contact-inspection hole on the side of the diffusion layer is disposed across the boundary of the diffusion layer. Also, similarly to a via plug hole, the via-inspection hole extends from an interconnect to an interconnect layer. The opening of the via-inspection hole on the side of the interconnect is disposed across the boundary of the interconnect.
    Type: Grant
    Filed: January 5, 2006
    Date of Patent: October 13, 2009
    Assignee: NEC Electronics Corporation
    Inventors: Masatoshi Watarai, Ryuichi Okamura
  • Publication number: 20080042181
    Abstract: A semiconductor device in which capacitance per unit area can be enlarged without imposing any limitations upon layout has both a DRAM region and a logic region. The DRAM region and the logic region each have a plurality of cells provided with a respective capacitance element. Each capacitance element has an upper electrode, a lower electrode and a dielectric film sandwiched between the upper and lower electrodes. At least one of the upper electrode and lower electrode in the DRAM region is electrically isolated for every cell. In the logic region, the upper electrode, lower electrode and dielectric film are extended so as to be continuous from cell to cell of the plurality of cells.
    Type: Application
    Filed: August 17, 2007
    Publication date: February 21, 2008
    Applicant: NEC ELECTRONICS CORPORATION
    Inventors: Masatoshi Watarai, Shintarou Arai
  • Publication number: 20060163748
    Abstract: The semiconductor device includes a semiconductor substrate, a diffusion layer, an interconnect layer, a contact plug, a contact-inspection hole, a via plug, and a via-inspection hole. Similarly to a contact plug hole, the contact-inspection hole extends from the diffusion layer to the interconnect layer. The opening of the contact-inspection hole on the side of the diffusion layer is disposed across the boundary of the diffusion layer. Also, similarly to a via plug hole, the via-inspection hole extends from an interconnect to an interconnect layer. The opening of the via-inspection hole on the side of the interconnect is disposed across the boundary of the interconnect.
    Type: Application
    Filed: January 5, 2006
    Publication date: July 27, 2006
    Applicant: NEC ELECTRONICS CORPORATION
    Inventors: Masatoshi Watarai, Ryuichi Okamura