Patents by Inventor Masaya Isobe

Masaya Isobe has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10256224
    Abstract: A multiple-unit semiconductor device (1) includes a normally-ON type first FET (11) and a normally-OFF type second FET (12) that are connected to each other in series between a first terminal and a second terminal (17 and 19). The multiple-unit semiconductor device (1) further includes a protection circuit that includes a switching element for discharge (16) connected to the second FET in parallel and a trigger circuit that is disposed between the first terminal and the second terminal (17 and 19) and causes the switching element for discharge to turn to an ON state when a surge is applied to the first terminal.
    Type: Grant
    Filed: February 12, 2015
    Date of Patent: April 9, 2019
    Assignee: SHARP KABUSHIKI KAISHA
    Inventor: Masaya Isobe
  • Patent number: 9859411
    Abstract: A field-effect transistor (a GaN-based HFET) includes a gate electrode, a gate electrode pad, a first wiring line connecting one end of the gate electrode and the gate electrode pad, a second wiring line connecting the other end of the gate electrode and the gate electrode pad, and a resistance element that is connected to the first wiring line and is capable of adjusting the impedance of the first wiring line.
    Type: Grant
    Filed: February 20, 2015
    Date of Patent: January 2, 2018
    Assignee: SHARP KABUSHIKI KAISHA
    Inventors: Takamitsu Suzuki, Masaya Isobe, Masaru Kubo
  • Publication number: 20170084600
    Abstract: A multiple-unit semiconductor device (1) includes a normally-ON type first FET (11) and a normally-OFF type second FET (12) that are connected to each other in series between a first terminal and a second terminal (17 and 19). The multiple-unit semiconductor device (1) further includes a protection circuit that includes a switching element for discharge (16) connected to the second FET in parallel and a trigger circuit that is disposed between the first terminal and the second terminal (17 and 19) and causes the switching element for discharge to turn to an ON state when a surge is applied to the first terminal.
    Type: Application
    Filed: February 12, 2015
    Publication date: March 23, 2017
    Applicant: SHARP KABUSHIKI KAISHA
    Inventor: Masaya ISOBE
  • Publication number: 20170077276
    Abstract: A field-effect transistor (a GaN-based HFET) includes a gate electrode, a gate electrode pad, a first wiring line connecting one end of the gate electrode and the gate electrode pad, a second wiring line connecting the other end of the gate electrode and the gate electrode pad, and a resistance element that is connected to the first wiring line and is capable of adjusting the impedance of the first wiring line.
    Type: Application
    Filed: February 20, 2015
    Publication date: March 16, 2017
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Takamitsu SUZUKI, Masaya ISOBE, Masaru KUBO
  • Patent number: 9578525
    Abstract: A base station includes a monitoring unit that monitors whether a supply of electrical power to a first other base station that forms another communication area that is overlapped with a communication area formed by the own station is stopped, and a wireless communication unit that sends, when the supply of the electrical power to the first other base station is stopped, first key data by using a first channel and that sends, after sending the first key data, second key data that is the same as the first key data and a transmission regulation notification indicating that call regulation is performed on the own station by using a second channel.
    Type: Grant
    Filed: June 12, 2015
    Date of Patent: February 21, 2017
    Assignee: FUJITSU LIMITED
    Inventors: Yoshihisa Ishihata, Yutaka Kobayashi, Takayuki Ohtsuka, Masaya Isobe, Hiroyasu Taguchi
  • Publication number: 20150281982
    Abstract: A base station includes a monitoring unit that monitors whether a supply of electrical power to a first other base station that forms another communication area that is overlapped with a communication area formed by the own station is stopped, and a wireless communication unit that sends, when the supply of the electrical power to the first other base station is stopped, first key data by using a first channel and that sends, after sending the first key data, second key data that is the same as the first key data and a transmission regulation notification indicating that call regulation is performed on the own station by using a second channel.
    Type: Application
    Filed: June 12, 2015
    Publication date: October 1, 2015
    Inventors: Yoshihisa Ishihata, Yutaka KOBAYASHI, TAKAYUKI OHTSUKA, Masaya Isobe, Hiroyasu Taguchi
  • Patent number: 7551037
    Abstract: The PLL circuit of the present invention includes a voltage-controlled oscillator, a loop filter, and a charge pump which controls a voltage of the loop filter while the voltage-controlled oscillator is not oscillating. Therefore, it is possible, even while the voltage-controlled oscillator is not oscillating, to control a voltage for the charge pump so that it is equal to a voltage when the voltage-controlled oscillator is oscillating at a predetermined frequency. Accordingly, by the loop filter outputting a voltage signal to the voltage-controlled oscillator when the PLL circuit is turned on, the pull-in time can be shortened.
    Type: Grant
    Filed: December 1, 2005
    Date of Patent: June 23, 2009
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Masaya Isobe, Albert O. Adan
  • Publication number: 20060119440
    Abstract: The PLL circuit of the present invention includes a voltage-controlled oscillator, a loop filter, and a charge pump which controls a voltage of the loop filter while the voltage-controlled oscillator is not oscillating. Therefore, it is possible, even while the voltage-controlled oscillator is not oscillating, to control a voltage for the charge pump so that it is equal to a voltage when the voltage-controlled oscillator is oscillating at a predetermined frequency. Accordingly, by the loop filter outputting a voltage signal to the voltage-controlled oscillator when the PLL circuit is turned on, the pull-in time can be shortened.
    Type: Application
    Filed: December 1, 2005
    Publication date: June 8, 2006
    Inventors: Masaya Isobe, Albert Adan
  • Patent number: 5163074
    Abstract: An improved dynamic frequency divider circuit is disclosed. A DC voltage generating circuit (10) generates a DC voltage (Vcon) having a level the same as a threshold voltage of an inverter. A voltage application circuit (41) supplies a voltage (Vcon) to one electrode of a capacitor through a high frequency signal component cut-off coil (8), and a high frequency signal component is superimposed on the provided DC voltage. Accordingly, an input signal of an inverter (1a) swings around the threshold voltage level as a center, so that the inverter (1a) can provide a signal having the duty cycle of 50% as an output. As a result, the dynamic frequency divider circuit can be prevented from malfunctioning.
    Type: Grant
    Filed: May 7, 1991
    Date of Patent: November 10, 1992
    Assignee: Sharp Kabushiki Kaisha
    Inventor: Masaya Isobe