Patents by Inventor Masaya Kishida

Masaya Kishida has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7376856
    Abstract: An object of the present invention is to provide a circuit device in which the power consumption can be reduced without the dedicated signal. A circuit device (1) comprising a D flip-flop (F0) for receiving a pulse of a clock signal (CK) to introduce data thereinto and output said introduced data and a shift register (2), comprising the D flip-flops (F1 to F7) for introducing the data thereinto in accordance with the pulse to output the introduced data, for processing the outputted data from the D flip-flop (F0), wherein the circuit device (1) comprises a control circuit (3) for controlling whether the D flip-flops (F1 to F7) are supplied with the pulse of the clock signal (CK) on the basis of outputted data from the D flip-flop (F0) in accordance with the pulse of the clock signal (CK) and data to be introduced into the D flip-flop (F0) in accordance with the next pulse.
    Type: Grant
    Filed: December 22, 2003
    Date of Patent: May 20, 2008
    Assignee: NXP B.V.
    Inventors: Nobuji Negishi, Masaya Kishida
  • Publication number: 20060017489
    Abstract: An object of the present invention is to provide a circuit device in which the power consumption can be reduced without the dedicated signal. A circuit device (1) comprising a D flip-flop (F0) for receiving a pulse of a clock signal (CK) to introduce data thereinto and output said introduced data and a shift register (2), comprising the D flip-flops (F1 to F7) for introducing the data thereinto in accordance with the pulse to output the introduced data, for processing the outputted data from the D flip-flop (F0), wherein the circuit device (1) comprises a control circuit (3) for controlling whether the D flip-flops (F1 to F7) are supplied with the pulse of the clock signal (CK) on the basis of outputted data from the D flip-flop (F0) in accordance with the pulse of the clock signal (CK) and data to be introduced into the D flip-flop (F0) in accordance with the next pulse.
    Type: Application
    Filed: December 22, 2003
    Publication date: January 26, 2006
    Applicant: Koninklijke Philips Electronics N.V.
    Inventors: Nobuji Negishi, Masaya Kishida
  • Patent number: 6888852
    Abstract: To provide a digital signal combining circuit having a function to combine two digital signals converted from two analog signals and a function to compensate for nonlinearity of two A/D converters upon input of one analog input signal and to convert the analog input signal to a digital signal with S/N ratio improved by about 3 dB. The digital signal combining circuit has a first inversion circuit (3), a second inversion circuit (4), an A/D converter (ADC1), a third inversion circuit (6), a fourth inversion circuit (7), another A/D converter (ADC2), a digital inversion circuit (11) and a digital mixer circuit (10).
    Type: Grant
    Filed: August 17, 2000
    Date of Patent: May 3, 2005
    Assignee: Koninklijke Philips Electronics N.V.
    Inventor: Masaya Kishida