Patents by Inventor Matan Gal

Matan Gal has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220021114
    Abstract: Disclosed herein is a phased antenna array which is configured to provide a signal through multiple antennas. The phased antenna array may include a plurality of sub-arrays. Each sub-array may include a complete and functional optically synchronized integrated circuit including an integrated photo diode. Advantageously, integrating the photo diode into the integrated circuit may reduce the size of the sub-array and decrease the length the high frequency timing signal is passed.
    Type: Application
    Filed: July 16, 2021
    Publication date: January 20, 2022
    Applicant: California Institute of Technology
    Inventors: Matan Gal, Craig E. Ives, Armina Khakpour, Seyed Ali Hajimiri
  • Patent number: 10860052
    Abstract: A delay locked-loop includes, in part, a phase/frequency detector responsive to a reference clock signal, a charge pump responsive to the phase/frequency detector, a variable delay line responsive to an output of the charge pump to cause a delay in the reference clock signal thereby to generate an internal clock signal, and a controlled delay line that includes a multitude of fixed delay cells. The controlled delay line causes the internal clock signal to be delayed by a delay across one of the multitude of fixed delay cells in response to the output of the charge pump. The controlled delay line generates the output clock signal of the delay-locked loop. The delay locked-loop may further include an overflow detector configured to cause the selection of one of the multitude of fixed delays in response to the output of the charge pump.
    Type: Grant
    Filed: January 14, 2019
    Date of Patent: December 8, 2020
    Assignee: CALIFORNIA INSTITUTE OF TECHNOLOGY
    Inventors: Matan Gal, Seyed Ali Hajimiri
  • Publication number: 20190220055
    Abstract: A delay locked-loop includes, in part, a phase/frequency detector responsive to a reference clock signal, a charge pump responsive to the phase/frequency detector, a variable delay line responsive to an output of the charge pump to cause a delay in the reference clock signal thereby to generate an internal clock signal, and a controlled delay line that includes a multitude of fixed delay cells. The controlled delay line causes the internal clock signal to be delayed by a delay across one of the multitude of fixed delay cells in response to the output of the charge pump. The controlled delay line generates the output clock signal of the delay-locked loop. The delay locked-loop may further include an overflow detector configured to cause the selection of one of the multitude of fixed delays in response to the output of the charge pump.
    Type: Application
    Filed: January 14, 2019
    Publication date: July 18, 2019
    Inventors: Matan Gal, Seyed Ali Hajimiri
  • Patent number: 8127261
    Abstract: Computer-implemented techniques are disclosed for defining an environment for formal verification of a design-under-test. Initially there is extraction of design inputs by a design analysis module, and presentation of the inputs on a graphical user interface. Behavior options for the design inputs are offered on the graphical user interface for selection by an operator. Environment code that is descriptive of the design inputs and selected behavior options is emitted, typically in a hardware description language, for submission to a formal verification tool. A meta-code file containing the assigned behavior options is generated to aid subsequent sessions.
    Type: Grant
    Filed: January 20, 2009
    Date of Patent: February 28, 2012
    Assignee: International Business Machines Corporation
    Inventors: Gadiel Auerbach, Matan Gal, Ziv Nevo
  • Publication number: 20100185992
    Abstract: Computer-implemented techniques are disclosed for defining an environment for formal verification of a design-under-test. Initially there is extraction of design inputs by a design analysis module, and presentation of the inputs on a graphical user interface. Behavior options for the design inputs are offered on the graphical user interface for selection by an operator. Environment code that is descriptive of the design inputs and selected behavior options is emitted, typically in a hardware description language, for submission to a formal verification tool. A meta-code file containing the assigned behavior options is generated to aid subsequent sessions.
    Type: Application
    Filed: January 20, 2009
    Publication date: July 22, 2010
    Inventors: Gadiel Auerbach, Matan Gal, Ziv Nevo