Patents by Inventor Matt Schwab

Matt Schwab has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190237436
    Abstract: There is provided a semiconductor device assembly with an interposer and method of manufacturing the same. More specifically, in one embodiment, there is provided a semiconductor device assembly comprising a semiconductor substrate, at least one semiconductor die attached to the semiconductor substrate, an interposer disposed on the semiconductor die, and a controller attached to the interposer. There is also provided a method of manufacturing comprising forming a first subassembly by coupling a substrate and a semiconductor die, and forming second subassembly by attaching a controller to an interposer, and coupling the first subassembly to the second subassembly.
    Type: Application
    Filed: April 8, 2019
    Publication date: August 1, 2019
    Inventors: David J. Corisis, Matt Schwab
  • Patent number: 10297574
    Abstract: There is provided a semiconductor device assembly with an interposer and method of manufacturing the same. More specifically, in one embodiment, there is provided a semiconductor device assembly comprising a semiconductor substrate, at least one semiconductor die attached to the semiconductor substrate, an interposer disposed on the semiconductor die, and a controller attached to the interposer. There is also provided a method of manufacturing comprising forming a first subassembly by coupling a substrate and a semiconductor die, and forming second subassembly by attaching a controller to an interposer, and coupling the first subassembly to the second subassembly.
    Type: Grant
    Filed: April 22, 2014
    Date of Patent: May 21, 2019
    Assignee: Micron Technology, Inc.
    Inventors: David J. Corisis, Matt Schwab
  • Publication number: 20140225282
    Abstract: There is provided a semiconductor device assembly with an interposer and method of manufacturing the same. More specifically, in one embodiment, there is provided a semiconductor device assembly comprising a semiconductor substrate, at least one semiconductor die attached to the semiconductor substrate, an interposer disposed on the semiconductor die, and a controller attached to the interposer. There is also provided a method of manufacturing comprising forming a first subassembly by coupling a substrate and a semiconductor die, and forming second subassembly by attaching a controller to an interposer, and coupling the first subassembly to the second subassembly.
    Type: Application
    Filed: April 22, 2014
    Publication date: August 14, 2014
    Applicant: Micron Technology, Inc.
    Inventors: David J. Corisis, Matt Schwab
  • Patent number: 8735183
    Abstract: There is provided a semiconductor device assembly with an interposer and method of manufacturing the same. More specifically, in one embodiment, there is provided a semiconductor device assembly comprising a semiconductor substrate, at least one semiconductor die attached to the semiconductor substrate, an interposer disposed on the semiconductor die, and a controller attached to the interposer. There is also provided a method of manufacturing comprising forming a first subassembly by coupling a substrate and a semiconductor die, and forming second subassembly by attaching a controller to an interposer, and coupling the first subassembly to the second subassembly.
    Type: Grant
    Filed: April 12, 2007
    Date of Patent: May 27, 2014
    Assignee: Micron Technology, Inc.
    Inventors: David J. Corisis, Matt Schwab
  • Publication number: 20080254571
    Abstract: There is provided a semiconductor device assembly with an interposer and method of manufacturing the same. More specifically, in one embodiment, there is provided a semiconductor device assembly comprising a semiconductor substrate, at least one semiconductor die attached to the semiconductor substrate, an interposer disposed on the semiconductor die, and a controller attached to the interposer. There is also provided a method of manufacturing comprising forming a first subassembly by coupling a substrate and a semiconductor die, and forming second subassembly by attaching a controller to an interposer, and coupling the first subassembly to the second subassembly.
    Type: Application
    Filed: April 12, 2007
    Publication date: October 16, 2008
    Inventors: David J. Corisis, Matt Schwab
  • Publication number: 20060261492
    Abstract: A substrate includes first and second regions over which first and second semiconductor devices are to be respectively positioned. The first region is located at least partially within the second region. Contact areas are located external to the first region but within the second region. In one embodiment, in which semiconductor devices are to be stacked over and secured to the substrate in a flip-chip type arrangement, the contact areas correspond to bond pads of an upper, second semiconductor device, while other contact areas located within the first region correspond to bond pads of a lower, first semiconductor device. In another embodiment, the contact areas correspond to bond pads of the first semiconductor device, which are electrically connected thereto by way of laterally extending discrete conductive elements, while other contact areas that are located external to the second region correspond to bond pads of the upper, second semiconductor device.
    Type: Application
    Filed: August 1, 2006
    Publication date: November 23, 2006
    Inventors: David Corisis, Jerry Brooks, Matt Schwab
  • Publication number: 20060166404
    Abstract: A rerouting element for a semiconductor device includes a substantially planar member that carries at least one contact location, at least one conductive, at least one rerouted bond pad. The contact location is positioned adjacent to a first periphered edge of the substantially planar member and at a location that corresponds to the location of a bond pad of a semiconductor device with which the rerouting element is to be used. The at least one conductive element, which communicates with the at least one contact location, reroutes the bond pad location of the semiconductor device to a corresponding rerouted bond pad location adjacent to a second one peripheral edge of the rerouted substantially planar member which is opposite the first periphered edge. In addition, assemblies including rerouting elements and methods for designing and using rerouting elements are disclosed.
    Type: Application
    Filed: February 13, 2006
    Publication date: July 27, 2006
    Inventors: David Corisis, Jerry Brooks, Matt Schwab, Tracy Reynolds
  • Publication number: 20060141673
    Abstract: An integrated circuit device includes a semiconductor component coupled with a lead frame, and an integrated circuit package encompassing at least a portion of the semiconductor component. The package has a first surface and a second surface, and side surfaces, where the first surface is opposite the second surface. A parting line of the integrated circuit package is offset toward the second surface of the package, where the first surface optionally comprises the bottom surface of the package. The first surface of the package has one or more recessed areas.
    Type: Application
    Filed: February 21, 2006
    Publication date: June 29, 2006
    Inventors: William Tandy, Matt Schwab, Cary Baerlocher
  • Publication number: 20060113650
    Abstract: A rerouting element for a semiconductor device includes a dielectric film that carries conductive vias, conductive elements, and contact pads. The conductive vias are positioned at locations that correspond to the locations of bond pads of a semiconductor device with which the rerouting element is to be used. The conductive elements, which communicate with corresponding conductive vias, reroute the bond pad locations to corresponding contact pad locations adjacent to one peripheral edge or two adjacent peripheral edges of the rerouted semiconductor device. The rerouting element is particularly useful for rerouting centrally located bond pads of a semiconductor device, as well as for rerouting the peripheral locations of bond pads of a semiconductor device to one or two adjacent peripheral edges thereof. In addition, methods for designing and using rerouting elements are disclosed.
    Type: Application
    Filed: January 4, 2006
    Publication date: June 1, 2006
    Inventors: David Corisis, Jerry Brooks, Matt Schwab, Tracy Reynolds
  • Publication number: 20050156293
    Abstract: A routing element for use in a semiconductor device assembly includes a substrate that carries conductive traces that provide either additional electrical paths or shorter electrical paths than those provided by a carrier substrate of the semiconductor device assembly. The conductive traces may be carried upon a single surface of the routing element substrate, be carried internally by the routing element substrate, or include externally and internally carried portions. The routing element may also include a contact pad positioned at each end of each conductive trace thereof to facilitate electrical connection of each conductive trace to a corresponding terminal of the substrate or to a corresponding bond pad of a semiconductor device of the multichip module. Multichip modules are also disclosed, as are methods for designing the routing element and methods in which the routing element is used.
    Type: Application
    Filed: March 15, 2005
    Publication date: July 21, 2005
    Inventors: David Corisis, Jerry Brooks, Matt Schwab, Tracy Reynolds
  • Publication number: 20050156295
    Abstract: A routing element for use in a semiconductor device assembly includes a substrate that carries conductive traces that provide either additional electrical paths or shorter electrical paths than those provided by a carrier substrate of the semiconductor device assembly. The conductive traces may be carried upon a single surface of the routing element substrate, be carried internally by the routing element substrate, or include externally and internally carried portions. The routing element may also include a contact pad positioned at each end of each conductive trace thereof to facilitate electrical connection of each conductive trace to a corresponding terminal of the substrate or to a corresponding bond pad of a semiconductor device of the multichip module. Multichip modules are also disclosed, as are methods for designing the routing element and methods in which the routing element is used.
    Type: Application
    Filed: March 10, 2005
    Publication date: July 21, 2005
    Inventors: David Corisis, Jerry Brooks, Matt Schwab, Tracy Reynolds
  • Publication number: 20050146009
    Abstract: A substrate includes first and second regions over which first and second semiconductor devices are to be respectively positioned. The first region is located at least partially within the second region. Contact areas are located external to the first region but within the second region. In one embodiment, in which semiconductor devices are to be stacked over and secured to the substrate in a flip-chip type arrangement, the contact areas correspond to bond pads of an upper, second semiconductor device, while other contact areas located within the first region correspond to bond pads of a lower, first semiconductor device. In another embodiment, the contact areas correspond to bond pads of the first semiconductor device, which are electrically connected thereto by way of laterally extending discrete conductive elements, while other contact areas that are located external to the second region correspond to bond pads of the upper, second semiconductor device.
    Type: Application
    Filed: February 16, 2005
    Publication date: July 7, 2005
    Inventors: David Corisis, Jerry Brooks, Matt Schwab
  • Publication number: 20050022379
    Abstract: The present invention features a novel design for a fiducial and pin one indicator that utilizes a single solder resist opening in a die mounting substrate to perform the combined functions of prior art fiducials and pin one indicators. Methods of fabricating a carrier substrate and fabricating a semiconductor device package using the combination pin one indicator and alignment fiducial of the present invention are also provided.
    Type: Application
    Filed: August 25, 2004
    Publication date: February 3, 2005
    Inventors: Brad Rumsey, Matt Schwab
  • Publication number: 20050023653
    Abstract: An integrated circuit device includes a semiconductor component coupled with a lead frame, and an integrated circuit package encompassing at least a portion of the semiconductor component. The package has a first surface and a second surface, and side surfaces, where the first surface is opposite the second surface. A parting line of the integrated circuit package is offset toward the second surface of the package, where the first surface optionally comprises the bottom surface of the package. The first surface of the package has one or more recessed areas.
    Type: Application
    Filed: August 31, 2004
    Publication date: February 3, 2005
    Inventors: William Tandy, Matt Schwab, Cary Baerlocher
  • Publication number: 20050014348
    Abstract: The present invention features a novel design for a fiducial and pin one indicator that utilizes a single solder resist opening in a die mounting substrate to perform the combined functions of prior art fiducials and pin one indicators. Methods of fabricating a carrier substrate and fabricating a semiconductor device package using the combination pin one indicator and alignment fiducial of the present invention are also provided.
    Type: Application
    Filed: August 12, 2004
    Publication date: January 20, 2005
    Inventors: Brad Rumsey, Matt Schwab