Patents by Inventor Matteo Zammattio

Matteo Zammattio has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6456530
    Abstract: The memory device has hierarchical sector decoding. A plurality of groups of supply lines is provided, one for each sector row, extending parallel to the sector rows. A plurality of switching stages are each connected between a respective sector and a respective group of supply lines; the switching stages connected to sectors arranged on a same column are controlled by same control signals supplied on control lines extending parallel to the columns of sectors. For biasing the sectors, modification voltages are sent to at least one selected group of biasing lines, and control signals are sent to the switching stages connected to a selected sector column.
    Type: Grant
    Filed: June 26, 2000
    Date of Patent: September 24, 2002
    Assignee: STMicroelectronics S.r.l.
    Inventors: Rino Micheloni, Matteo Zammattio, Giovanni Campardo
  • Patent number: 6437636
    Abstract: A voltage boost device includes a first boost stage and a second boost stage connected to an input terminal and to an output terminal, the output terminal supplying an output voltage higher than a supply voltage. The input terminal receives an operating condition signal having a first logic level representative of a standby operating state and a second logic level representative of an active operation state. The first boost stage is enabled in presence of the second logic level of the operating condition signal, and is disabled in presence of the first logic level of the operating condition signal; the second boost stage is controlled in a first operating condition in presence of the first logic level of the operating condition signal, and is controlled in a second operating condition in presence of the second logic level of the operating condition signal.
    Type: Grant
    Filed: December 22, 2000
    Date of Patent: August 20, 2002
    Assignee: STMicroelectronics S.r.l.
    Inventors: Matteo Zammattio, Ilaria Motta, Rino Micheloni, Carla Golla
  • Publication number: 20010017797
    Abstract: A voltage boost device includes a first boost stage and a second boost stage connected to an input terminal and to an output terminal, the output terminal supplying an output voltage higher than a supply voltage. The input terminal receives an operating condition signal having a first logic level representative of a standby operating state and a second logic level representative of an active operation state. The first boost stage is enabled in presence of the second logic level of the operating condition signal, and is disabled in presence of the first logic level of the operating condition signal; the second boost stage is controlled in a first operating condition in presence of the first logic level of the operating condition signal, and is controlled in a second operating condition in presence of the second logic level of the operating condition signal.
    Type: Application
    Filed: December 22, 2000
    Publication date: August 30, 2001
    Inventors: Matteo Zammattio, Ilaria Motta, Rino Micheloni, Carla Golla
  • Patent number: 6184670
    Abstract: A temperature-related voltage generating circuit has an input terminal receiving a control voltage independent of temperature, and an output terminal delivering a temperature-related control voltage. The input and output terminals are connected together through at least an amplifier stage adapted to set an output reference voltage from a comparison of input voltages. The voltage generating circuit also includes a generator element generating a varying voltage with temperature and connected between a ground voltage reference and a non-inverting input terminal of the amplifier stage. The amplifier stage has an output terminal adapted to deliver a multiple of the varying voltage with temperature to an inverting input terminal of a comparator stage.
    Type: Grant
    Filed: November 4, 1998
    Date of Patent: February 6, 2001
    Assignee: STMicroelectronics S.r.l.
    Inventors: Jacopo Mulatti, Matteo Zammattio, Andrea Ghilardelli, Marcello Carrera
  • Patent number: 6169423
    Abstract: The invention relates to a method and a circuit for regulating a pulse synchronization signal (ATD) for the memory cell read phase in semiconductor integrated electronic memory devices. The pulse signal (ATD) is generated upon detection of a change in logic state of at least one of a plurality of address input terminals of the memory cells, so as to also generate an equalization signal (SAEQ) to a sense amplifier. The SAEQ pulse is blocked (STOP) upon the row voltage reaching a predetermined sufficient value to provide reliable reading. Advantageously, the pulse blocking is produced by a logic signal (STOP) activated upon a predetermined voltage value being exceeded during the overboost phase of the addressed memory row.
    Type: Grant
    Filed: November 4, 1998
    Date of Patent: January 2, 2001
    Assignee: STMicroelectronics S.r.l.
    Inventors: Giovanni Campardo, Rino Micheloni, Matteo Zammattio, Donato Ferrario
  • Patent number: 6097213
    Abstract: Switching circuit comprising a reference voltage, an input voltage, suitable to assume alternatively a negative value or a value equal to said reference voltage, an output node, suitable to assume selectively three possible voltage values equal to a supply voltage, to the reference voltage, to the input voltage or, alternatively, to be kept floating, in response to a first, a second, a third, a fourth, a fifth, a sixth control logic signal, switching between the supply voltage and the reference voltage.
    Type: Grant
    Filed: March 24, 1999
    Date of Patent: August 1, 2000
    Assignee: STMicroelectronics S.r.l.
    Inventors: Andrea Ghilardelli, Carla Maria Golla, Matteo Zammattio, Stefano Zanardi
  • Patent number: 6075750
    Abstract: A method and a circuit generate a pulse synchronization signal (ATD) for timing the memory cell read phase in semiconductor integrated electronic memory devices. The pulse signal (ATD) is generated upon detection of a change in logic state of at least one of a plurality of address input terminals of the memory cells. The method consists of duplicating the ATD signal into at least one pair of signals and propagating such signals through separate parallel timing chains at the ends of which the ATD signal is reinstated, the chains being alternately active.
    Type: Grant
    Filed: November 4, 1998
    Date of Patent: June 13, 2000
    Assignee: STMicroelectronics S.r. l.
    Inventors: Giovanni Campardo, Rino Micheloni, Marco Maccarrone, Matteo Zammattio
  • Patent number: 6064598
    Abstract: A switching circuit comprising a supply voltage, a reference voltage, a line suitable to carry a negative voltage, an input for a control signal, suitable to supply to a first output node and to a second output node two voltages respectively equal to supply voltage and to line voltage or, alternatively, to line voltage and to supply voltage, in response to the control signal.
    Type: Grant
    Filed: March 24, 1999
    Date of Patent: May 16, 2000
    Assignee: STMicroelectronics, S.r.l.
    Inventors: Andrea Ghilardelli, Carla Maria Golla, Matteo Zammattio, Stefano Zanardi
  • Patent number: 5955873
    Abstract: A band-gap reference voltage generator comprises an operational amplifier comprising a first input and a second input, the first input being coupled to a first feedback network and the second input being coupled to a second feedback network both coupled to an output of the operational amplifier providing a reference voltage. The first feedback network contains an emitter-base junction of first bipolar junction transistor and the second feedback network contains an emitter-base junction of second bipolar junction transistor. A selectively activated current supply supplies a bias current to the operational amplifier, the current supply being deactivatable in a substantially zero power consumption operating condition for turning the reference voltage generator off. A start-up circuit activated upon start-up of the reference voltage generator for a fixed, prescribed time interval forces a start-up current to flow through the first bipolar junction transistor means.
    Type: Grant
    Filed: October 30, 1997
    Date of Patent: September 21, 1999
    Assignee: STMicroelectronics S.r.l.
    Inventors: Marco Maccarrone, Matteo Zammattio, Stefano Commodaro
  • Patent number: 5923076
    Abstract: An integrated device having an N-type well region formed in a P-type substrate and an N.sup.+ type contact ring housed in the well region. The well region forms respective capacitors with a conductive layer superimposed on the substrate, and with the substrate itself. The conductive layer and the substrate are grounded, and the contact ring is connected to the supply, so that the two capacitors are in parallel to each other and, together with the internal resistance of the well region, form a filter for stabilizing the supply voltage. When connected to an input buffer stage of the device, the filter provides for damping the peaks produced on the supply line of the input buffer by high-current switching of the output buffers.
    Type: Grant
    Filed: March 5, 1997
    Date of Patent: July 13, 1999
    Assignee: SGS-Thomas Microelectronics S.r.l.
    Inventors: Giovanni Campardo, Matteo Zammattio, Stefano Ghezzi
  • Patent number: 5815464
    Abstract: An address transition detection circuit having a number of cells supplied with respective address signals and outputs connected in a wired NOR configuration to generate a pulse signal on detecting transitions of their respective address signals. The pulse signal is supplied to a source stage for generating an address transition signal having a first and second switching edge on receiving the pulse signal. The source stage has a monostable stage for generating an end-of-transition signal with a predetermined delay following reception of the pulse signal; and an output stage connected to the cells and to the monostable stage, which generates the first switching edge of the address transition signal on receiving the pulse signal, and the second switching edge on receiving the end-of-transition signal. The monostable stage presents a compensating structure for maintaining the delay in the switching of the end-of-transition signal despite variations in temperature and supply voltage.
    Type: Grant
    Filed: March 5, 1997
    Date of Patent: September 29, 1998
    Assignee: SGS-Italy Microelectronics S.r.l.
    Inventors: Carla Maria Golla, Matteo Zammattio, Stefano Zanardi