Patents by Inventor Matthew B. Leslie

Matthew B. Leslie has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11468931
    Abstract: A memory subsystem architecture that includes clock signal routing architecture to split a clock signal to support two register clock driver (RCD) devices. The clock signal routing architecture may include clock signal splitter circuit that enables contemporaneous provision of a common clock signal to the two register clock driver devices. The clock signal splitter circuit may have three legs: a first leg to receive the clock signal from an external bus, and two similar legs to route the clock signal to the RCD devices.
    Type: Grant
    Filed: June 28, 2021
    Date of Patent: October 11, 2022
    Assignee: Micron Technology, Inc.
    Inventors: Matthew B. Leslie, Timothy M. Hollis, Roy E. Greeff
  • Patent number: 11386004
    Abstract: Memory devices, systems and methods include a buffer interface to translate high speed data interactions on a host interface side into slower, wider data interactions on a DRAM interface side. The slower, and wider DRAM interface may be configured to substantially match the capacity of the narrower, higher speed host interface. In some configurations, the buffer interface may be configured to provide multiple sub-channel interfaces each coupled to one or more regions within the memory structure and configured to facilitate data recovery in the event of a failure of some portion of the memory structure. Selected memory devices, systems and methods include an individual DRAM die, or one or more stacks of DRAM dies coupled to a buffer die.
    Type: Grant
    Filed: February 21, 2020
    Date of Patent: July 12, 2022
    Assignee: Micron Technology, Inc.
    Inventors: Brent Keeth, Owen Fay, Chan H. Yoo, Roy E. Greeff, Matthew B. Leslie
  • Publication number: 20220076721
    Abstract: The present disclosure includes apparatuses and methods related to memory topologies. An apparatus may include a first plurality of clam-shell paired memory devices arranged in a star connection topology, each clam-shelled pair of the first plurality of memory devices being coupled by a respective matched branch to a first common command address signal trace. The apparatus may include a second plurality of memory devices coupled to a second common command address signal trace.
    Type: Application
    Filed: September 3, 2021
    Publication date: March 10, 2022
    Inventor: Matthew B. Leslie
  • Publication number: 20220068778
    Abstract: Apparatuses, such as semiconductor device packages, may include, for example, a device substrate including a semiconductor material and bond pads coupled with an active surface of the device substrate. A package substrate may be secured to the device substrate, the package substrate configured to route signals to and from the bond pads. A ball grid array may be supported on, and electrically connected to, the package substrate. Each ball of the ball grid array positioned and configured to carry a clock signal or a strobe signal may be located in a central column of the ball grid array.
    Type: Application
    Filed: August 25, 2021
    Publication date: March 3, 2022
    Inventors: Matthew B. Leslie, Timothy M. Hollis, Scott R. Cyr, Stephen F. Moxham, Matthew A. Prather, Scott Smith
  • Publication number: 20220004317
    Abstract: A memory subsystem architecture that includes two register clock driver (RCD) devices to increase a number of output drivers for signaling memories of the memory subsystem is described herein. In a two RCD device implementation, first and second RCD devices may contemporaneously provide first subchannel C/A information and second subchannel C/A information, respectively, to respective first and second group of memories of the memory subsystem responsive to a common clock signal. Because each of the first and second RCD devices operate responsive to the common clock signal, operation of the first and second RCD devices may be synchronized such that all subchannel driver circuits drive respective subchannel C/A information contemporaneously.
    Type: Application
    Filed: June 28, 2021
    Publication date: January 6, 2022
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Matthew B. Leslie, Timothy M. Hollis, Roy E. Greeff
  • Publication number: 20220005512
    Abstract: Embodiments of the disclosure include signal processing methods to reduce crosstalk between signal lines of a channel bus using feed forward equalizers (FFEs) configured smear pulse response energy transmitted on signal lines of the channel to reduce pulse edge rates. The coefficients for the FFE may be based on crosstalk interference characteristics. Smearing or spreading pulse response energy across a longer time period using a FFE increases inter-symbol interference (ISI). To counter increased inter-symbol interference caused by smearing pulse response energy, receivers configured to recover symbol data transmitted on the channel bus may each include respective decision-feedback equalizers (DFEs) that are configured to filter ISI from transmitted symbols based on previous symbol decisions of the channel. The combination of the FFE configured to smear pulse responses and the DFE to filter ISI may improve data eye quality for recovery of transmitted data on a channel bus when crosstalk dominates noise.
    Type: Application
    Filed: June 28, 2021
    Publication date: January 6, 2022
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Matthew B. Leslie, Timothy M. Hollis, Roy E. Greeff
  • Publication number: 20220005515
    Abstract: A memory subsystem architecture that includes clock signal routing architecture to split a clock signal to support two register clock driver (RCD) devices. The clock signal routing architecture may include clock signal splitter circuit that enables contemporaneous provision of a common clock signal to the two register clock driver devices. The clock signal splitter circuit may have three legs: a first leg to receive the clock signal from an external bus, and two similar legs to route the clock signal to the RCD devices.
    Type: Application
    Filed: June 28, 2021
    Publication date: January 6, 2022
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Matthew B. Leslie, Timothy M. Hollis, Roy E. Greeff
  • Publication number: 20220004517
    Abstract: Methods, systems, and apparatuses related to configured dual register clock driver (RCD) devices on a single memory subsystem using different configuration information are described. In some examples, configuration of the two RCD devices with different configuration information may include use of a serial data bus to receive and store first RCD configuration data, which is provided to both of the RCD devices to configure one or more parameters of each respective RCD device. One of the RCD devices may receive second configuration data via a command and address bus to independently update the one or more configuration parameters of one of the two RCD devices.
    Type: Application
    Filed: June 28, 2021
    Publication date: January 6, 2022
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Matthew B. Leslie, Timothy M. Hollis, Roy E. Greeff
  • Publication number: 20210391305
    Abstract: Apparatuses and methods for coupling semiconductor devices are disclosed. In a group of semiconductor devices (e.g., a stack of semiconductor devices), a signal is provided to a point of coupling at an intermediate semiconductor device of the group, and the signal is propagated away from the point of coupling over different (e.g., opposite) signal paths to other semiconductor devices of the group. Loading from the point of coupling at the intermediate semiconductor device to other semiconductor devices of a group may be more balanced than, for example, having a point of coupling at semiconductor device at an end of the group (e.g., a lowest semiconductor device of a stack, a highest semiconductor device of the stack, etc.) and providing a signal therefrom. The more balanced topology may reduce a timing difference between when signals arrive at each of the semiconductor devices.
    Type: Application
    Filed: June 16, 2021
    Publication date: December 16, 2021
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Matthew B. Leslie, Timothy M. Hollis, Roy E. Greeff
  • Publication number: 20210383849
    Abstract: Memory devices, systems including memory devices, and methods of operating memory devices are described, in which clock trees can be separately optimized to provide a coarse alignment between a clock signal and a command/address signal (and/or a chip select signal or other control signal), and/or in which individual memory devices can be isolated for fine-tuning of device-specific alignment between a clock signal and a command/address signal (and/or a chip select signal or other control signal). Moreover, individual memory devices can be isolated for fine-tuning of device-specific equalization of a command/address signal (and/or a chip select signal or other control signal).
    Type: Application
    Filed: April 29, 2021
    Publication date: December 9, 2021
    Inventors: Eric J. Stave, Dirgha Khatri, Elancheren Durai, Quincy R. Holton, Timothy M. Hollis, Matthew B. Leslie, Baekkyu Choi, Boe L. Holbrook, Yogesh Sharma, Scott R. Cyr
  • Publication number: 20210318956
    Abstract: Apparatus and methods are disclosed, including memory devices and systems. Example memory devices, systems and methods include a buffer interface to translate high speed data interactions on a host interface side into slower, wider data interactions on a DRAM interface side. The slower, and wider DRAM interface may be configured to substantially match the capacity of the narrower, higher speed host interface. In some examples, the buffer interface may be configured to provide multiple sub-channel interfaces each coupled to one or more regions within the memory structure and configured to facilitate data recovery in the event of a failure of some portion of the memory structure. Selected example memory devices, systems and methods include an individual DRAM die, or one or more stacks of DRAM dies coupled to a buffer die.
    Type: Application
    Filed: June 24, 2021
    Publication date: October 14, 2021
    Inventors: Brent Keeth, Owen Fay, Chan H. Yoo, Roy E. Greeff, Matthew B. Leslie
  • Publication number: 20210280557
    Abstract: Apparatuses and methods for coupling semiconductor devices are disclosed. Terminals (e.g., die pads) of a plurality of semiconductor devices may be coupled in a daisy chain manner through conductive structures that couple one or more terminals of a semiconductor device to two conductive bond pads. The conductive structures may be included in a redistribution layer (RDL) structure. The RDL structure may have a ā€œUā€ shape in some embodiments of the disclosure. Each end of the ā€œUā€ shape may be coupled to a respective one of the two conductive bond pads, and the terminal of the semiconductor device may be coupled to the RDL structure. The conductive bond pads of a semiconductor device may be coupled to conductive bond pads of other semiconductor devices by conductors (e.g., bond wires). As a result, the terminals of the semiconductor devices may be coupled in a daisy chain manner through the RDL structures, conductive bond pads, and conductors.
    Type: Application
    Filed: February 11, 2021
    Publication date: September 9, 2021
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Matthew B. Leslie, Timothy M. Hollis, Roy E. Greeff
  • Publication number: 20200272560
    Abstract: Apparatus and methods are disclosed, including memory devices and systems. Example memory devices, systems and methods include a buffer interface to translate high speed data interactions on a host interface side into slower, wider data interactions on a DRAM interface side. The slower, and wider DRAM interface may be configured to substantially match the capacity of the narrower, higher speed host interface. In some examples, the buffer interface may be configured to provide multiple sub-channel interfaces each coupled to one or more regions within the memory structure and configured to facilitate data recovery in the event of a failure of some portion of the memory structure. Selected example memory devices, systems and methods include an individual DRAM die, or one or more stacks of DRAM dies coupled to a buffer die.
    Type: Application
    Filed: February 21, 2020
    Publication date: August 27, 2020
    Inventors: Brent Keeth, Owen Fay, Chan H. Yoo, Roy E. Greeff, Matthew B. Leslie
  • Publication number: 20200272564
    Abstract: Apparatus and methods are disclosed, including memory devices and systems. Example memory devices, systems and methods include a buffer interface to translate high speed data interactions on a host interface side into slower, wider data interactions on a DRAM interface side. The slower, and wider DRAM interface may be configured to substantially match the capacity of the narrower, higher speed host interface. In some examples, the buffer interface may be configured to provide multiple sub-channel interfaces each coupled to one or more regions within the memory structure and configured to facilitate data recovery in the event of a failure of some portion of the memory structure. Selected example memory devices, systems and methods include an individual DRAM die, or one or more stacks of DRAM dies coupled to a buffer die.
    Type: Application
    Filed: February 21, 2020
    Publication date: August 27, 2020
    Inventors: Brent Keeth, Owen Fay, Chan H. Yoo, Roy E. Greeff, Matthew B. Leslie
  • Patent number: 8467694
    Abstract: In a method of generating a fuser signal for a printer, a gating signal is generated using delta-sigma modulation such that an absolute value of a deficit does not exceed a threshold. The deficit corresponds to a difference between (i) a number of positive half-cycles of an alternating current (AC) signal at which the gating signal is high and (ii) a number of negative half-cycles of the AC signal at which the gating signal is high. The gating signal is used to gate the AC signal to a fuser.
    Type: Grant
    Filed: June 3, 2010
    Date of Patent: June 18, 2013
    Assignee: Marvell International Ltd.
    Inventors: Matthew B. Leslie, Richard D. Taylor