Patents by Inventor Matthew Currie

Matthew Currie has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060113603
    Abstract: Semiconductor-on-insulator structures facilitate the fabrication of devices, including MOSFETs that are at least partially depleted during operation and FinFETs including bilayer fins and/or crystalline oxide.
    Type: Application
    Filed: December 1, 2004
    Publication date: June 1, 2006
    Applicant: AmberWave Systems Corporation
    Inventor: Matthew Currie
  • Publication number: 20060113605
    Abstract: Semiconductor-on-insulator structures facilitate the fabrication of devices, including MOSFETs that are at least partially depleted during operation and FinFETs including bilayer fins and/or crystalline oxide.
    Type: Application
    Filed: December 1, 2004
    Publication date: June 1, 2006
    Applicant: AmberWave Systems Corporation
    Inventor: Matthew Currie
  • Patent number: 7049627
    Abstract: Dislocation pile-ups in compositionally graded semiconductor layers are reduced or eliminated, thereby leading to increased semiconductor device yield and manufacturability. This is accomplished by introducing a semiconductor layer having a plurality of threading dislocations distributed substantially uniformly across its surface as a starting layer and/or at least one intermediate layer during growth and relaxation of the compositionally graded layer. The semiconductor layer may include a seed layer disposed proximal to the surface of the semiconductor layer and having the threading dislocations uniformly distributed therein.
    Type: Grant
    Filed: August 22, 2003
    Date of Patent: May 23, 2006
    Assignee: AmberWave Systems Corporation
    Inventors: Christopher Vineis, Vicky Yang, Matthew Currie, Richard Westhoff, Christopher Leitz
  • Publication number: 20060024869
    Abstract: In forming an electronic device, a semiconductor layer is pre-doped and a dopant distribution anneal is performed prior to gate definition. Alternatively, the gate is formed from a metal. Subsequently formed shallow sources and drains, therefore, are not affected by the gate annealing step.
    Type: Application
    Filed: September 28, 2005
    Publication date: February 2, 2006
    Applicant: AmberWave Systems Corporation
    Inventors: Anthony Lochtefeld, Dimitri Antoniadis, Matthew Currie
  • Publication number: 20060014366
    Abstract: The benefits of strained semiconductors are combined with silicon-on-insulator approaches to substrate and device fabrication. Strain in the strained semiconductors is controlled for improved device performance.
    Type: Application
    Filed: September 15, 2005
    Publication date: January 19, 2006
    Applicant: AmberWave Systems Corporation
    Inventor: Matthew Currie
  • Publication number: 20060011984
    Abstract: The benefits of strained semiconductors are combined with silicon-on-insulator approaches to substrate and device fabrication. Strain in the strained semiconductors is controlled for improved device performance.
    Type: Application
    Filed: September 15, 2005
    Publication date: January 19, 2006
    Applicant: AmberWave Systems Corporation
    Inventor: Matthew Currie
  • Publication number: 20060009012
    Abstract: Dislocation pile-ups in compositionally graded semiconductor layers are reduced or eliminated, thereby leading to increased semiconductor device yield and manufacturability. This is accomplished by introducing a semiconductor layer having a plurality of threading dislocations distributed substantially uniformly across its surface as a starting layer and/or at least one intermediate layer during growth and relaxation of the compositionally graded layer. The semiconductor layer may include a seed layer disposed proximal to the surface of the semiconductor layer and having the threading dislocations uniformly distributed therein.
    Type: Application
    Filed: September 15, 2005
    Publication date: January 12, 2006
    Applicant: AmberWave Systems Corporation
    Inventors: Christopher Leitz, Christopher Vineis, Richard Westhoff, Vicky Yang, Matthew Currie
  • Publication number: 20050280103
    Abstract: The benefits of strained semiconductors are combined with silicon-on-insulator approaches to substrate and device fabrication.
    Type: Application
    Filed: August 25, 2005
    Publication date: December 22, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Thomas Langdo, Matthew Currie, Glyn Braithwaite, Richard Hammond, Anthony Lochtefeld, Eugene Fitzgerald
  • Publication number: 20050218453
    Abstract: The benefits of strained semiconductors are combined with silicon-on-insulator approaches to substrate and device fabrication.
    Type: Application
    Filed: May 10, 2005
    Publication date: October 6, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Thomas Langdo, Matthew Currie, Richard Hammond, Anthony Lochtefeld, Eugene Fitzgerald
  • Publication number: 20050212061
    Abstract: The benefits of strained semiconductors are combined with silicon-on-insulator approaches to substrate and device fabrication.
    Type: Application
    Filed: May 12, 2005
    Publication date: September 29, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Thomas Langdo, Matthew Currie, Richard Hammond, Anthony Lochtefeld, Eugene Fitzgerald
  • Publication number: 20050215069
    Abstract: Oxidation methods, which avoid consuming undesirably large amounts of surface material in Si/SiGe heterostructure-based wafers, replace various intermediate CMOS thermal oxidation steps. First, by using oxide deposition methods, arbitrarily thick oxides may be formed with little or no consumption of surface silicon. These oxides, such as screening oxide and pad oxide, are formed by deposition onto, rather than reaction with and consumption of the surface layer. Alternatively, oxide deposition is preceded by a thermal oxidation step of short duration, e.g., rapid thermal oxidation. Here, the short thermal oxidation consumes little surface Si, and the Si/oxide interface is of high quality. The oxide may then be thickened to a desired final thickness by deposition. Furthermore, the thin thermal oxide may act as a barrier layer to prevent contamination associated with subsequent oxide deposition.
    Type: Application
    Filed: May 19, 2005
    Publication date: September 29, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Matthew Currie, Anthony Lochtefeld
  • Publication number: 20050205859
    Abstract: A structure including a transistor and a trench structure, with the trench structure inducing only a portion of the strain in a channel region of the transistor.
    Type: Application
    Filed: May 17, 2005
    Publication date: September 22, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Matthew Currie, Anthony Lochtefeld
  • Publication number: 20050202640
    Abstract: A method of fabricating a semiconductor device including providing a semiconductor heterostructure, the heterostructure having a relaxed Si1-xGex layer on a substrate, a strained channel layer on the relaxed Si1-xGex layer, and a Si1-yGey layer; removing the Si1-yGey layer; and providing a dielectric layer. The dielectric layer includes a gate dielectric of a MISFET. In alternative embodiments, the heterostructure includes a SiGe spacer layer and a Si layer.
    Type: Application
    Filed: December 16, 2004
    Publication date: September 15, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Eugene Fitzgerald, Richard Hammond, Matthew Currie
  • Publication number: 20050199954
    Abstract: The benefits of strained semiconductors are combined with silicon-on-insulator approaches to substrate and device fabrication.
    Type: Application
    Filed: May 13, 2005
    Publication date: September 15, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Anthony Lochtefeld, Thomas Langdo, Richard Hammond, Matthew Currie, Eugene Fitzgerald
  • Publication number: 20050189563
    Abstract: The benefits of strained semiconductors are combined with silicon-on-insulator approaches to substrate and device fabrication.
    Type: Application
    Filed: May 3, 2005
    Publication date: September 1, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Anthony Lochtefeld, Thomas Langdo, Richard Hammond, Matthew Currie, Eugene Fitzgerald
  • Patent number: 6933518
    Abstract: Circuits for processing radio frequency (“RF”) and microwave signals are fabricated using field effect transistors (“FETs”) that have one or more strained channel layers disposed on one or more planarized substrate layers. FETs having such a configuration exhibit improved values for, for example, transconductance and noise figure. RF circuits such as, for example, voltage controlled oscillators (“VCOs”), low noise amplifiers (“LNAs”), and phase locked loops (“PLLs”) built using these FETs also exhibit enhanced performance.
    Type: Grant
    Filed: September 24, 2002
    Date of Patent: August 23, 2005
    Assignee: Amberwave Systems Corporation
    Inventors: Glyn Braithwaite, Richard Hammond, Matthew Currie
  • Publication number: 20050156246
    Abstract: The benefits of strained semiconductors are combined with silicon-on-insulator approaches to substrate and device fabrication.
    Type: Application
    Filed: March 7, 2005
    Publication date: July 21, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Anthony Lochtefeld, Thomas Langdo, Richard Hammond, Matthew Currie, Eugene Fitzgerald
  • Publication number: 20050156210
    Abstract: A semiconductor device and a method for fabricating a semiconductor device involve a semiconductor layer that includes a first material and a second material. The first and second materials can be silicon and germanium. A contact of the device has a portion proximal to the semiconductor layer and a portion distal to the semiconductor layer. The distal portion includes the first material and the second material. A metal layer formed adjacent to the relaxed semiconductor layer and adjacent to the distal portion of the contact is simultaneously reacted with the relaxed semiconductor layer and with the distal portion of the contact to provide metallic contact material.
    Type: Application
    Filed: March 7, 2005
    Publication date: July 21, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Matthew Currie, Richard Hammond
  • Publication number: 20050116219
    Abstract: Circuits for processing radio frequency (“RF”) and microwave signals are fabricated using field effect transistors (“FETs”) that have one or more strained channel layers disposed on one or more planarized substrate layers. FETs having such a configuration exhibit improved values for, for example, transconductance and noise figure. RF circuits such as, for example, voltage controlled oscillators (“VCOs”), low noise amplifiers (“LNAs”), and phase locked loops (“PLLs”) built using these FETs also exhibit enhanced performance.
    Type: Application
    Filed: January 10, 2005
    Publication date: June 2, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Glyn Braithwaite, Richard Hammond, Matthew Currie
  • Patent number: 6900094
    Abstract: A method is disclosed of forming buried channel devices and surface channel devices on a heterostructure semiconductor substrate. In an embodiment, the method includes the steps of providing a structure including a first layer having a first oxidation rate disposed over a second layer having a second oxidation rate wherein the first oxidation rate is greater than the second oxidation rate, reacting said first layer to form a sacrificial layer, and removing said sacrificial layer to expose said second layer.
    Type: Grant
    Filed: June 14, 2002
    Date of Patent: May 31, 2005
    Assignee: AmberWave Systems Corporation
    Inventors: Richard Hammond, Matthew Currie