Patents by Inventor Matthew G. Dayley

Matthew G. Dayley has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10553257
    Abstract: A highly distributed current reference for a solid-state memory comprises a centrally located current digital-to-analog converter (IDAC) and a plurality of remotely located tile current references. The IDAC comprises a first active device that generates a reference current, and a device that forms a first source degeneration resistance for the first active device. The IDAC outputs a voltage signal that represents a magnitude of the reference current. A remotely located tile current reference comprises a second active device and a device that forms a second source degeneration resistance for the second active device. The source degeneration resistances and capacitance coupled to the voltage signal output from the IDAC compensate for current, temperature, supply and process variations.
    Type: Grant
    Filed: June 6, 2018
    Date of Patent: February 4, 2020
    Assignee: Intel Corporation
    Inventors: Matthew G. Dayley, Yadhu Vamshi S. Vancha
  • Publication number: 20190006993
    Abstract: Technology for a system operable to regulate an output voltage is described. The system can include an active amplifier configured to amplify an input voltage to produce the output voltage when there is active current consumption at the output voltage of the system. The system can include a standby amplifier configured to switch between amplifying the input voltage for a defined period of time and not amplifying the input voltage for a defined period of time to maintain a desired value for the output voltage of the system.
    Type: Application
    Filed: June 30, 2017
    Publication date: January 3, 2019
    Applicant: Intel Corporation
    Inventors: Dhruval J. Patel, Liyao Miao, Matthew G. Dayley
  • Publication number: 20180350409
    Abstract: A highly distributed current reference for a solid-state memory comprises a centrally located current digital-to-analog converter (IDAC) and a plurality of remotely located tile current references. The IDAC comprises a first active device that generates a reference current, and a device that forms a first source degeneration resistance for the first active device. The IDAC outputs a voltage signal that represents a magnitude of the reference current. A remotely located tile current reference comprises a second active device and a device that forms a second source degeneration resistance for the second active device. The source degeneration resistances and capacitance coupled to the voltage signal output from the IDAC compensate for current, temperature, supply and process variations.
    Type: Application
    Filed: June 6, 2018
    Publication date: December 6, 2018
    Applicant: Intel Corporation
    Inventors: Matthew G. DAYLEY, Yadhu Vamshi S. VANCHA
  • Patent number: 9997207
    Abstract: A highly distributed current reference for a solid-state memory comprises a centrally located current digital-to-analog converter (IDAC) and a plurality of remotely located tile current references. The IDAC comprises a first active device that generates a reference current, and a device that forms a first source degeneration resistance for the first active device. The IDAC outputs a voltage signal that represents a magnitude of the reference current. A remotely located tile current reference comprises a second active device and a device that forms a second source degeneration resistance for the second active device. The source degeneration resistances and capacitance coupled to the voltage signal output from the IDAC compensate for current, temperature, supply and process variations.
    Type: Grant
    Filed: January 25, 2016
    Date of Patent: June 12, 2018
    Assignee: Intel Corporation
    Inventors: Matthew G. Dayley, Yadhu Vamshi S. Vancha
  • Publication number: 20160254035
    Abstract: A highly distributed current reference for a solid-state memory comprises a centrally located current digital-to-analog converter (IDAC) and a plurality of remotely located tile current references. The IDAC comprises a first active device that generates a reference current, and a device that forms a first source degeneration resistance for the first active device. The IDAC outputs a voltage signal that represents a magnitude of the reference current. A remotely located tile current reference comprises a second active device and a device that forms a second source degeneration resistance for the second active device. The source degeneration resistances and capacitance coupled to the voltage signal output from the IDAC compensate for current, temperature, supply and process variations.
    Type: Application
    Filed: January 25, 2016
    Publication date: September 1, 2016
    Applicant: Intel Corporatiom
    Inventors: Matthew G. Dayley, Yadhu Vamshi S. Vancha
  • Patent number: 9280168
    Abstract: A highly distributed current reference for a solid-state memory comprises a centrally located current digital-to-analog converter (IDAC) and a plurality of remotely located tile current references. The IDAC comprises a first active device that generates a reference current, and a device that forms a first source degeneration resistance for the first active device. The IDAC outputs a voltage signal that represents a magnitude of the reference current. A remotely located tile current reference comprises a second active device and a device that forms a second source degeneration resistance for the second active device. The source degeneration resistances and capacitance coupled to the voltage signal output from the IDAC compensate for current, temperature, supply and process variations.
    Type: Grant
    Filed: March 29, 2013
    Date of Patent: March 8, 2016
    Assignee: Intel Corporation
    Inventors: Matthew G. Dayley, Yadhu Vamshi S. Vancha
  • Publication number: 20140293714
    Abstract: A highly distributed current reference for a solid-state memory comprises a centrally located current digital-to-analog converter (IDAC) and a plurality of remotely located tile current references. The IDAC comprises a first active device that generates a reference current, and a device that forms a first source degeneration resistance for the first active device. The IDAC outputs a voltage signal that represents a magnitude of the reference current. A remotely located tile current reference comprises a second active device and a device that forms a second source degeneration resistance for the second active device. The source degeneration resistances and capacitance coupled to the voltage signal output from the IDAC compensate for current, temperature, supply and process variations.
    Type: Application
    Filed: March 29, 2013
    Publication date: October 2, 2014
    Inventors: Matthew G. Dayley, Yadhu Vamshi S. Vancha
  • Patent number: 7265698
    Abstract: A multi-stage digital-to-analog converter has been presented. The multi-stage digital-to-analog converter may include a first digital-to-analog stage to output a first voltage and a second voltage in response to a first portion of a digital value, the first voltage being greater than the second voltage by a predetermined value, and a second digital-to-analog stage coupled to the first digital-to-analog stage to receive the first voltage and the second voltage and to generate a third voltage in between the first and the second voltages in response to a second portion of the digital value.
    Type: Grant
    Filed: January 17, 2006
    Date of Patent: September 4, 2007
    Assignee: Intel Corporation
    Inventors: Richard E. Fackenthal, Matthew G. Dayley, Saad P. Monasa
  • Patent number: 7230456
    Abstract: A low current consumption detector circuit, and its applications are described herein.
    Type: Grant
    Filed: February 24, 2004
    Date of Patent: June 12, 2007
    Assignee: Intel Corporation
    Inventor: Matthew G. Dayley
  • Patent number: 7034732
    Abstract: A multi-stage digital-to-analog converter has been presented. The multi-stage digital-to-analog converter may include a first digital-to-analog stage to output a first voltage and a second voltage in response to a first portion of a digital value, the first voltage being greater than the second voltage by a predetermined value, and a second digital-to-analog stage coupled to the first digital-to-analog stage to receive the first voltage and the second voltage and to generate a third voltage in between the first and the second voltages in response to a second portion of the digital value.
    Type: Grant
    Filed: December 30, 2004
    Date of Patent: April 25, 2006
    Assignee: Intel Corporation
    Inventors: Richard E. Fackenthal, Matthew G. Dayley, Saad P. Monasa