Patents by Inventor Maurizio Skerlj

Maurizio Skerlj has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090161401
    Abstract: The multi-die memory comprises a first die and a second die. The first die comprises a first group of memory banks, and the second die comprises a second group of memory banks. The first group of memory banks and the second group of memory banks are coupled to a common memory interface. The common memory interface couples the multi-die memory with an internal connection.
    Type: Application
    Filed: December 24, 2007
    Publication date: June 25, 2009
    Inventors: Christoph Bilger, Peter Gregorius, Michael Bruennert, Maurizio Skerlj, Wolfgang Walthes, Johannes Stecker, Hermann Ruckerbauer, Dirk Scheideler, Roland Barth
  • Publication number: 20090158010
    Abstract: A method of operating an integrated circuit involves supplying an instruction portion of a command to the integrated circuit to specify an operation to be performed by the integrated circuit. At least some types of commands also include an attributes portion that provides additional information about the operation to be performed. The attributes portion of the command is supplied to the integrated circuit with a delay relative to the instruction portion of the command. The integrated circuit selectively enables circuitry for processing the attributes portion if the integrated circuit determines from the received instruction portion that the command also includes an attributes portion. The delay between the two portions of the command provides sufficient time for the integrated circuit to enable the attributes processing circuitry, which, in a default state, can be disabled during an active mode of the integrated circuit to save power.
    Type: Application
    Filed: December 13, 2007
    Publication date: June 18, 2009
    Applicant: QIMONDA AG
    Inventors: Andreas Gartner, Georg Braun, Maurizio Skerlj, Johannes Stecker
  • Publication number: 20090150710
    Abstract: A system including a central processing unit, a first memory channel being configured to couple the central processing unit to a first semiconductor memory unit, wherein the first memory channel is configured to be clocked with a first clock frequency, and a second memory channel being configured to couple the central processing unit to a second semiconductor memory unit, wherein the second memory channel is configured or configurable to be clocked with a second clock frequency smaller than the first clock frequency.
    Type: Application
    Filed: December 10, 2007
    Publication date: June 11, 2009
    Inventors: Christoph Bilger, Peter Gregorius, Michael Bruennert, Maurizio Skerlj, Wolfgang Walthes, Johannes Stecker, Hermann Ruckerbauer, Dirk Scheideler, Roland Barth
  • Publication number: 20090144583
    Abstract: The invention provides a memory circuit comprising a plurality of storage cells for storing data and redundant spare storage cells for replacing defective storage cells, and a memory access logic for accessing said storage cells connected to a replacement setting register which is writeable during operation of said memory circuit to store replacement settings.
    Type: Application
    Filed: November 29, 2007
    Publication date: June 4, 2009
    Applicant: QIMONDA AG
    Inventors: Michael Bruennert, Chistoph Bilger, Peter Gregorius, Maurizio Skerlj, Wolfgang Walthes, Johannes Stecker, Hermann Ruckerbauer, Dirk Scheideler, Roland Barth
  • Publication number: 20090141843
    Abstract: The invention provides a method and an apparatus for determining a skew of each data bit of an encoded data word received by a receiver via an interface from a transmitter comprising the steps of performing an error check and correction of the received and sampled encoded data word to calculate an error corrected encoded data word corresponding to the encoded data word transmitted by the transmitter, and correlating a sequence of error corrected encoded data words with the sampled encoded data words to determine a skew of each data bit of said received encoded data words.
    Type: Application
    Filed: November 29, 2007
    Publication date: June 4, 2009
    Applicant: QIMONDA AG
    Inventors: Michael Bruennert, Chistoph Bilger, Peter Gregorius, Maurizio Skerlj, Wolfgang Walthes, Johannes Stecker, Hermann Ruckerbauer, Dirk Scheideler, Roland Barth
  • Publication number: 20090129189
    Abstract: A memory device comprising at least a plurality of memory cells and a memory control unit to read and write user data to said memory cells is provided. The memory device comprises further a monitoring unit for retrieving a plurality of data concerning the memory device and a comparing unit. The comparing unit receives an output signal of the monitoring unit and is configured to compare the plurality of retrieved data with a plurality of reference values.
    Type: Application
    Filed: November 21, 2007
    Publication date: May 21, 2009
    Inventors: Christoph Bilger, Peter Gregorius, Michael Bruennert, Maurizio Skerlj, Wolfgang Walthes, Johannes Stecker, Hermann Ruckerbauer, Dirk Scheideler, Roland Barth
  • Publication number: 20090110109
    Abstract: A method for extracting an original message from a received signal including data bits representing the original message or an inverted version thereof, an indicator indicating whether the data bits represent the original message or the inverted version thereof, and a check information which depends on the data bits and the indicator, the method including determining a check information based on the received data bits and the received indicator, comparing the determined check information with the received check information and extracting the original message based on the result of the comparison.
    Type: Application
    Filed: November 29, 2007
    Publication date: April 30, 2009
    Inventor: Maurizio Skerlj
  • Publication number: 20090106504
    Abstract: A memory system, in particular a buffered memory system, e.g., a fully buffered memory system, a method for operating a memory system, and a device for use with a memory system is disclosed. The memory system may include a first buffered memory module, and a second buffered memory module, wherein the first and the second buffered memory modules are adapted to be accessed in parallel. According to a further embodiment of the invention, a device is provided which is adapted to map consecutive accesses to the first or the second memory module to a parallel access of both the first and the second memory module.
    Type: Application
    Filed: August 14, 2006
    Publication date: April 23, 2009
    Inventors: Maurizio Skerlj, Anthony Sanders
  • Publication number: 20090106506
    Abstract: Access to a memory is optimized by monitoring physical memory addresses and by detecting a memory access conflict based on the monitored physical memory addresses. The data stored at a physical address for which a conflict was detected is transferred to a new physical address.
    Type: Application
    Filed: October 22, 2007
    Publication date: April 23, 2009
    Inventors: Maurizio Skerlj, Paolo Lenne Lopez
  • Publication number: 20090106507
    Abstract: A memory system comprises a first memory having associated therewith a first local memory access controller configured to access the first local memory using physical memory addresses and a second memory having associated therewith a second local memory access controller configured to access the second local memory using physical memory addresses. A global controller coupled to the first and second local controllers is configured to communicate virtual memory addresses to the first and second local memory controllers.
    Type: Application
    Filed: October 22, 2007
    Publication date: April 23, 2009
    Inventors: Maurizio Skerlj, Paolo Ienne Lopez
  • Publication number: 20090033364
    Abstract: An integrated circuit device includes a receiver that is capable of receiving and converting either differential input signals or two unrelated single-ended input signals.
    Type: Application
    Filed: August 3, 2007
    Publication date: February 5, 2009
    Applicant: Qimonda AG
    Inventors: Maurizio Skerlj, Claudio Andreotti
  • Publication number: 20090019184
    Abstract: An integrated circuit includes a memory interface circuit. The memory interface circuit includes a first interface channel configured to couple to at least one memory device, a second interface channel configured to couple to at least one memory device, and a multiplexer configured to select between the first interface channel and the second interface channel.
    Type: Application
    Filed: July 10, 2007
    Publication date: January 15, 2009
    Applicant: QIMONDA AG
    Inventors: Maurizio Skerlj, Christian Muller, David Muller, Dirk Friebe
  • Publication number: 20080301370
    Abstract: A memory module includes a module circuit board, an amplifier circuit disposed on the module circuit board for amplifying an input signal, and a memory component to store a data item, wherein the memory component is disposed on the module circuit board. The amplifier circuit includes an input to receive a data signal and an output to provide an amplified data signal. The memory component comprises an input to receive the amplified data signal, wherein the data item is stored in the memory component in dependence on a level of the received amplified data signal.
    Type: Application
    Filed: June 4, 2007
    Publication date: December 4, 2008
    Applicant: QIMONDA AG
    Inventors: Srdjan Djordjevic, Hermann Ruckerbauer, Maurizio Skerlj, Christian Mueller
  • Publication number: 20080215905
    Abstract: An interface device allows data communication between a controller and a plurality of circuit units. The interface device has a first interface for a connection to the controller, a second interface for a connection to a second circuit unit, and a third interface for a connection to a second circuit unit. An interface calibrating unit is coupled to the second and third interfaces and a non-volatile calibrating parameter memory is arranged in the interface calibrating unit or coupled to the calibrating unit. The memory is adapted to store calibrating parameters for the second and third interfaces.
    Type: Application
    Filed: February 29, 2008
    Publication date: September 4, 2008
    Inventors: Christian Mueller, Maurizio Skerlj
  • Publication number: 20080155187
    Abstract: One embodiment provides a memory system including first dynamic random access memories and a first memory buffer. The first memory buffer is configured to receive southbound data at a first data rate and provide northbound data at a second data rate. The first memory buffer is also configured to read data from the first dynamic random access memories at a third data rate, wherein the first memory buffer is configured to decouple the third data rate from the first data rate and the second data rate.
    Type: Application
    Filed: December 20, 2006
    Publication date: June 26, 2008
    Inventor: Maurizio Skerlj
  • Publication number: 20080126624
    Abstract: A memory buffer comprises a first asynchronous latch chain interface connectable to at least one of a memory controller and a memory buffer, a second data interface connected to a memory device, and a circuit comprising a buffer and a processor, the circuit being coupled to the first and the second interfaces, so that data can be passed between the first interface and the buffer and between the second interface and the buffer and so that the processor is capable of processing at least one of the data from the first interface to the second interface and the data from the second interface according to a data processing functionality, wherein the data processing functionality of the processor is changeable by a programming signal received via an interface of a memory buffer.
    Type: Application
    Filed: November 27, 2006
    Publication date: May 29, 2008
    Inventors: Edoardo Prete, Hans-Peter Trost, Anthony Sanders, Gernot Steinlesberger, Maurizio Skerlj, Dirk Scheideler, Georg Braun, Steve Wood, Richard Johannes Luyken
  • Publication number: 20080043782
    Abstract: A method checks a position of a receive window. The method includes checking whether a signal to be received within the receive window is within a reduced window within the receive window and shorter in length than the receive window.
    Type: Application
    Filed: August 15, 2006
    Publication date: February 21, 2008
    Inventors: Maurizio Skerlj, Michael Bruennert, Claudio Andreotti
  • Publication number: 20070288716
    Abstract: The present invention refers to a memory system with a controller and a memory device with a communication channel with a data path and a timing path coupling the controller with the memory device. The communication channel has different propagation times for the data path and the timing path exchanging a information signal and a timing signal between the controller and the memory device. The timing signals are used for determining the value of the information signal, and a retiming circuit that is connected with the communication channel compensates, depending on a compensation signal on an input, the delay between the data path and the timing path for exchanging a information signal and a timing signal between the controller and the memory device.
    Type: Application
    Filed: June 9, 2006
    Publication date: December 13, 2007
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Edoardo Prete, Anthony Sanders, Maurizio Skerlj, Ulrich Lange
  • Publication number: 20060061393
    Abstract: A method is disclosed for digitally measuring the phase of a data signal with frequency fx in a transmission network. The method comprises the following steps: providing a counter; increasing the counter upon each occurrence of an event marking the evolution of the data signal with frequency fx and sampling the counter at a first sampling frequency fc, thus obtaining a first sample sequence. According to the method of the invention, the first sample frequency fc is uncorrelated from the frequency fx. The method according to the invention further comprises the steps of sampling the first sample sequence at a second sampling frequency fs, thus obtaining a second sample sequence; and digitally processing said second sample sequence in order to estimate said phase of said data signal. Preferably, said counter is sampled at a frequency fc with fc=?·fx, where ? is an irrational number.
    Type: Application
    Filed: July 29, 2005
    Publication date: March 23, 2006
    Inventors: Maurizio Skerlj, Luca Razzetti, Stefano Gastaldello
  • Publication number: 20050226231
    Abstract: Described is a device for distributing at least timing information to data processing units in a telecommunication apparatus, said data processing units comprising at least one port and at least one switching matrix, the device comprising at least one clock reference unit and a transmission channel from said at least one clock reference unit to said at least one switching matrix, wherein said synchronization transmission channel comprises a plurality of connections from said at least one clock reference unit to said data processing units, each of said connections transporting the same clock and synchronization information at a SDH/SONET fundamental frequency, as well as sub-multiples thereof, further wherein a signal transported by said synchronization transmission channel is frame structured.
    Type: Application
    Filed: December 6, 2004
    Publication date: October 13, 2005
    Inventors: Maurizio Skerlj, Silvio Cucchi, Stefano Gastaldello, Luca Razzeti