Patents by Inventor Mauro L. Sali

Mauro L. Sali has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5638327
    Abstract: A flash-EEPROM memory array presenting a NOR architecture wherein the memory cells, organized in rows and columns and having drain regions connected to respective bit lines, source regions connected to a common source line, and control gate regions connected to respective word lines, present an asymmetrical structure wherein one of the source and drain regions presents a highly resistive portion to permit programming and erasing of the cells at different regions. The array includes bias transistors arranged in a row and each connected between a respective bit line and the common source line, for maintaining at the same potential the drain and source regions of the cells connected to the nonaddressed bit lines during programming, and so preventing spurious writing.
    Type: Grant
    Filed: March 28, 1995
    Date of Patent: June 10, 1997
    Assignee: SGS-Thomson Microelectronics S.r.l.
    Inventors: Marco Dallabora, Mauro L. Sali, Fabio Tassan Caser, Corrado Villa
  • Patent number: 5612641
    Abstract: A circuit for resetting initial conditions upon starting of an integrated circuit device has null current consumption under normal operating conditions. The circuit includes an input stage, which is a threshold circuit, and pilots through an input node an output stage which is a trigger circuit with hysteresis. The input node of the output stage is connected to ground through a condenser and is connected through a transistor to a connection node between a condenser and a diode connected transistor which are inserted between the power supply and ground. The gate terminal of the first transistor is grounded.
    Type: Grant
    Filed: January 30, 1995
    Date of Patent: March 18, 1997
    Assignee: SGS-Thomson Microelectronics S.r.l.
    Inventor: Mauro L. Sali
  • Patent number: 5563816
    Abstract: A high-resolution digital filter including a memory structure receiving as input a sampled digital signal, and an adder chain with delay blocks connected between the adder chain and the memory structure. The adders are connected to memory outputs to convert the input signal into an output signal having predetermined frequency response characteristics. The memory structure includes at least one pair of non-volatile memory elements, each memory element being input one portion only of the sampled signal.
    Type: Grant
    Filed: February 6, 1995
    Date of Patent: October 8, 1996
    Assignee: SGS-Thomson Microelectronics S.r.l.
    Inventors: Carla Golla, Mauro L. Sali
  • Patent number: 5544085
    Abstract: A fast adder chain for adding together at least one pair of digital words and including a plurality of cascaded adder blocks. Each block having computation adders for obtaining the pseudosum of said pair of digital words and latches for storing and transmitting the pseudosum to the next block and the pseudocarry from the computation to the chain end.
    Type: Grant
    Filed: September 21, 1994
    Date of Patent: August 6, 1996
    Assignee: SGS-Thomson Microelectronics S.r.l.
    Inventors: Mauro L. Sali, Carla Golla