Patents by Inventor Mengkang YU

Mengkang YU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12211889
    Abstract: The application relates to an electrode layer, a capacitor and methods for electrode layer and capacitor manufacture. The method for electrode layer manufacture comprises the following steps: forming a first electrode layer, the first electrode layer comprising a doped Titanium Nitride (TiN) layer; and forming a second electrode layer on the surface of the first electrode layer, the second electrode layer comprising a TiN layer or a work function layer.
    Type: Grant
    Filed: August 13, 2021
    Date of Patent: January 28, 2025
    Assignee: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Weiping Bai, Mengkang Yu, Xingsong Su, Zhen Zhou
  • Patent number: 12127415
    Abstract: A capacitor structure includes two electrodes arranged oppositely and a dielectric layer located between the two electrodes, wherein the dielectric layer includes at least two perovskite layers stacked; an amorphous layer is provided between every two adjacent perovskite layers; two outermost perovskite layers of the at least two perovskite layers are in contact with the two electrodes, respectively.
    Type: Grant
    Filed: June 8, 2021
    Date of Patent: October 22, 2024
    Assignee: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Xingsong Su, Weiping Bai, Mengkang Yu, Lianhong Wang
  • Patent number: 12041763
    Abstract: A method for forming a capacitor, the capacitor and a semiconductor device are provided. The method includes: providing a semiconductor structure including a substrate, a stacked-layer structure, a protective layer, a first mask layer, and a photolithography layer which is provided with a plurality of cross-shaped patterns arranged in a square close-packed manner; patterning the first mask layer based on the photolithography layer; forming a plurality of through holes penetrating through the protective layer and the stacked-layer structure based on the patterned first mask layer by etching, in which in a direction perpendicular to a surface of the substrate, a projection of each through hole is cross-shaped, and the plurality of through holes are arranged in the square close-packed manner; and forming a first electrode layer, a dielectric layer and a second electrode layer covering an inner wall of each through hole to form the capacitor.
    Type: Grant
    Filed: June 24, 2022
    Date of Patent: July 16, 2024
    Assignees: CHANGXIN MEMORY TECHNOLOGIES, INC., BEIJING SUPERSTRING ACADEMY OF MEMORY TECHNOLOGY
    Inventors: Guangsu Shao, Mengkang Yu, Xingsong Su
  • Patent number: 12033799
    Abstract: A manufacturing method for capacitor structure includes: forming a dielectric layer on a first electrode, wherein the dielectric layer includes metal oxide layers doped with preset oxides, and part of the preset oxide and a metal oxide share oxygen atoms; and forming a second electrode on the dielectric layer, wherein the first electrode, the dielectric layer and the second electrode constitute a capacitor structure.
    Type: Grant
    Filed: June 21, 2021
    Date of Patent: July 9, 2024
    Assignee: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Xingsong Su, Weiping Bai, Mengkang Yu
  • Publication number: 20240032313
    Abstract: A capacitor structure includes two electrodes arranged oppositely and a dielectric layer located between the two electrodes, wherein the dielectric layer includes at least two perovskite layers stacked; an amorphous layer is provided between every two adjacent perovskite layers; two outermost perovskite layers of the at least two perovskite layers are in contact with the two electrodes, respectively.
    Type: Application
    Filed: June 8, 2021
    Publication date: January 25, 2024
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Xingsong SU, Weiping BAI, Mengkang YU, Lianhong WANG
  • Publication number: 20230413523
    Abstract: A semiconductor structure is provided. The semiconductor structure includes a plurality of memory cells located on a substrate. Each of the plurality of memory cells includes a transistor and a capacitor. The capacitor is electrically connected to the transistor. The capacitor includes a body portion, and at least one extension portion located on a side surface of the body portion, and the at least one extension portion is electrically connected to the body portion.
    Type: Application
    Filed: February 17, 2023
    Publication date: December 21, 2023
    Inventors: Guangsu SHAO, Deyuan XIAO, Yunsong QIU, Weiping BAI, Xingsong SU, Mengkang YU, Juanjuan HUANG
  • Publication number: 20230171951
    Abstract: The present disclosure provides a semiconductor structure and a manufacturing method thereof, and relates to the technical field of semiconductors. The semiconductor structure includes a plurality of active pillars, a dielectric layer that is disposed around a circumference of the active pillar and that covers a part of a sidewall of the active pillar, and a word line. Any two adjacent ones of the plurality of active pillars are separated by using a first trench or a second trench. The first trench and the second trench are staggered. The second trench is wider than the first trench. The dielectric layer is disposed around the circumference of the active pillars. The word line partially covers the dielectric layer, and fills a part of the first trench located between adjacent active pillars.
    Type: Application
    Filed: June 29, 2022
    Publication date: June 1, 2023
    Inventors: Guangsu SHAO, Deyuan XIAO, Yunsong QIU, Mengkang YU
  • Publication number: 20230170382
    Abstract: The present disclosure provides a capacitor and a manufacturing method thereof, and a semiconductor device. The capacitor includes a plurality of bottom electrodes, a top electrode structure, a dielectric layer, and a gap filling layer, where the top electrode structure is formed on one side of each of the plurality of bottom electrodes, one side of the dielectric layer is in contact with the plurality of bottom electrodes and the other side is in contact with the top electrode structure, and the gap filling layer fills remaining gaps between the plurality of bottom electrodes.
    Type: Application
    Filed: November 14, 2022
    Publication date: June 1, 2023
    Inventors: Mengkang YU, Xingsong Su, Weiping Bai
  • Publication number: 20230103489
    Abstract: A manufacturing method for capacitor structure includes: forming a dielectric layer on a first electrode, wherein the dielectric layer includes metal oxide layers doped with preset oxides, and part of the preset oxide and a metal oxide share oxygen atoms; and forming a second electrode on the dielectric layer, wherein the first electrode, the dielectric layer and the second electrode constitute a capacitor structure.
    Type: Application
    Filed: June 21, 2021
    Publication date: April 6, 2023
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Xingsong SU, Weiping BAI, Mengkang YU
  • Publication number: 20230063571
    Abstract: A method for forming a capacitor, the capacitor and a semiconductor device are provided. The method includes: providing a semiconductor structure including a substrate, a stacked-layer structure, a protective layer, a first mask layer, and a photolithography layer which is provided with a plurality of cross-shaped patterns arranged in a square close-packed manner; patterning the first mask layer based on the photolithography layer; forming a plurality of through holes penetrating through the protective layer and the stacked-layer structure based on the patterned first mask layer by etching, in which in a direction perpendicular to a surface of the substrate, a projection of each through hole is cross-shaped, and the plurality of through holes are arranged in the square close-packed manner; and forming a first electrode layer, a dielectric layer and a second electrode layer covering an inner wall of each through hole to form the capacitor.
    Type: Application
    Filed: June 24, 2022
    Publication date: March 2, 2023
    Inventors: Guangsu SHAO, Mengkang Yu, Xingsong Su
  • Publication number: 20220254874
    Abstract: A method for forming a semiconductor structure can include the following steps. A substrate and an insulating layer that are stacked are provided, the substrate having a plurality of storage node contact structures spaced apart from each other. A grid-like upper electrode layer is formed on a surface of the insulating layer, where the upper electrode layer has a plurality of meshes penetrating the upper electrode layer, and an orthographic projection of each of the meshes on the insulating layer and an orthographic projection of a storage node contact structure on the insulating layer have an overlapping area. A dielectric layer is formed on a side wall of each mesh. The insulating layer exposed from the mesh is removed to expose the storage node contact structure. A lower electrode layer is formed inside each mesh.
    Type: Application
    Filed: January 21, 2022
    Publication date: August 11, 2022
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Er-Xuan PING, Zhen ZHOU, Weiping BAI, Mengkang YU, Xingsong SU
  • Publication number: 20220230876
    Abstract: A preparation method for the capacitor structure includes: forming a dielectric layer on a first electrode, wherein, the dielectric layer includes a first amorphous layer and a high dielectric constant layer which are stacked, the first amorphous layer maintaining an amorphous structure after annealing, and the high dielectric constant layer being formed by crystallizing an initial dielectric constant layer after annealing; and forming a second electrode on the dielectric layer. Since the first amorphous layer remains an amorphous structure after annealing, electron transport can be suppressed, thereby reducing the leakage current of the capacitor structure.
    Type: Application
    Filed: August 9, 2021
    Publication date: July 21, 2022
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Xingsong SU, Weiping BAI, Mengkang YU, Lianhong WANG
  • Publication number: 20220216297
    Abstract: The application relates to an electrode layer, a capacitor and methods for electrode layer and capacitor manufacture. The method for electrode layer manufacture comprises the following steps: forming a first electrode layer, the first electrode layer comprising a doped Titanium Nitride (TiN) layer; and forming a second electrode layer on the surface of the first electrode layer, the second electrode layer comprising a TiN layer or a work function layer.
    Type: Application
    Filed: August 13, 2021
    Publication date: July 7, 2022
    Inventors: Weiping Bai, Mengkang Yu, Xingsong Su, Zhen Zhou
  • Publication number: 20220216140
    Abstract: A method for manufacturing an integrated circuit capacitance device includes the following. A substrate is provided. A sacrificial layer and a support layer that are alternately laminated at an upper surface of the substrate are formed. A capacitance hole is formed within the support layer and the sacrificial layer. A lower electrode is formed at sidewalls and a bottom of the capacitance hole. The opening is formed on the support layer. The opening exposes the sacrificial layer, and the sacrificial layer is removed based on the opening. A laminated structure including dielectric layer structure and an interface layer that are alternately laminated is formed at a surface of the lower electrode. A heat treatment is performed on the laminated structure. An upper electrode is formed at a surface of the laminated structure.
    Type: Application
    Filed: August 26, 2021
    Publication date: July 7, 2022
    Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Mengkang YU, Xingsong SU, Weiping BAI
  • Publication number: 20220181327
    Abstract: A semiconductor structure and a manufacturing method thereof are disclosed in embodiments of the present disclosure. The semiconductor structure includes: a substrate; a plurality of discrete bottom electrodes located on the substrate; and a first dielectric layer and a second dielectric layer; where the first dielectric layer and the second dielectric layer are located between the bottom electrodes; the second dielectric layer is located between the first dielectric layer and each of the bottom electrodes; and a thickness of an upper portion of the second dielectric layer is less than a thickness of the bottom of the second dielectric layer.
    Type: Application
    Filed: October 26, 2021
    Publication date: June 9, 2022
    Inventors: Xingsong SU, Yanghao LIU, Mengkang YU, Weiping BAI