Patents by Inventor Michael A. Laughery

Michael A. Laughery has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6440829
    Abstract: A method and structure providing N-profile engineering at the poly/gate oxide and gate oxide/Si interfaces of a layered polysilicon/amorphous silicon structure of a semiconductor device. NH3 annealing provides for the introduction of nitrogen to the interface, where the nitrogen suppresses Boron diffusion, improves gate oxide integrity, and reduces the sites available for trapping hot carriers which degrade device performance.
    Type: Grant
    Filed: December 30, 1998
    Date of Patent: August 27, 2002
    Assignee: Agere Systems Guardian Corp.
    Inventors: Pradip K. Roy, Yi Ma, Michael A. Laughery
  • Patent number: 6177363
    Abstract: A method for forming a gate dielectric for use in ultra-thin integrated circuit environments includes forming a nitride layer under conditions effective to introduce defects in the nitride layer. The nitride layer is formed so as to have a defect density which is sufficiently large to provide a low interfacial trap density, particularly after annealing, and thus eliminate the charge trap problems associated with traditional nitride layers. This nitride layer can be used in, for example, ON or ONO structures, which can themselves be employed as a gate dielectric. The ON and ONO structures are preferably formed under low temperature and low pressure conditions to more effectively control oxide and nitride formation. This allows for the formation of gate dielectrics that are less than 10 nm in thickness. Moreover, these ultra-thin dielectrics can be formed in a single furnace cluster.
    Type: Grant
    Filed: September 29, 1998
    Date of Patent: January 23, 2001
    Assignee: Lucent Technologies Inc.
    Inventors: Pradip K. Roy, Yi Ma, Michael A. Laughery
  • Patent number: 6162711
    Abstract: A method and structure providing a dual layer silicon gate film having a uniform boron distribution therein and an ordered, uniform grain structure. Rapid thermal annealing is used to cause the diffusion of boron from an originally doped film to an originally undoped film, resulting in a uniform boron distribution within the structure, thereby rendering the structure resistant to vertical and lateral diffusion of the boron during subsequent processing at elevated temperatures.
    Type: Grant
    Filed: January 15, 1999
    Date of Patent: December 19, 2000
    Assignee: Lucent Technologies, Inc.
    Inventors: Yi Ma, Stefanie Chaplin, Stephen Carl Kuehne, Brittin Charles Kane, Michael A. Laughery