Patents by Inventor Michael Bushnell

Michael Bushnell has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7810053
    Abstract: The present invention relates to a novel active leakage power reduction technique, referred to as the dynamic power cutoff technique (DPCT). The DPCT method of the present invention can reduce active leakage, standby leakage, and dynamic power by applying the dynamic power cutoff technique to a circuit. In the method and system for dynamic power cutoff for active leakage reduction in circuits of the present invention, a switching window is determined for each gate, during which a gate makes its transitions. For example, the switching window can be determined by static timing analysis. Then, the circuit is optimally partitioned into different groups based on the minimal switching window (MSW) of each gate. Finally, power cutoff transistors are inserted into each group to control the power connections of that group. Each group is turned on only long enough for a wavefront of changing signals to propagate through that group.
    Type: Grant
    Filed: October 4, 2007
    Date of Patent: October 5, 2010
    Inventors: Michael Bushnell, Baozhen Yu
  • Publication number: 20080141185
    Abstract: The present invention relates to a novel active leakage power reduction technique, referred to as the dynamic power cutoff technique (DPCT). The DPCT method of the present invention can reduce active leakage, standby leakage, and dynamic power by applying the dynamic power cutoff technique to a circuit. In the method and system for dynamic power cutoff for active leakage reduction in circuits of the present invention, a switching window is determined for each gate, during which a gate makes its transitions. For example, the switching window can be determined by static timing analysis. Then, the circuit is optimally partitioned into different groups based on the minimal switching window (MSW) of each gate. Finally, power cutoff transistors are inserted into each group to control the power connections of that group. Each group is turned on only long enough for a wavefront of changing signals to propagate through that group.
    Type: Application
    Filed: October 4, 2007
    Publication date: June 12, 2008
    Inventors: Michael Bushnell, Baozhen Yu
  • Patent number: 6131181
    Abstract: The present invention relates to a method and system for identifying tested path-delay faults in integrated circuits. A path status graph is generated to represent the detected status of simulated path-delay faults. The path status graph includes vertices representing primary inputs, primary outputs and elements of the circuit. Detected status path-delay faults can be dynamically distributed to edges of the path status graph. Tested path-delay faults can be identified from traversal of the edges of the path status graph.
    Type: Grant
    Filed: October 23, 1997
    Date of Patent: October 10, 2000
    Assignee: Rutgers University
    Inventors: Michael Bushnell, Marwan A. Gharaybeh, Vishwani D. Agrawal