Patents by Inventor Michael C. Coln

Michael C. Coln has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9123104
    Abstract: Apparatus and methods reduce common-mode error. An integrated circuit includes a plurality of signal channels, a first proxy channel, and a subtraction block. The signal channels are configured to receive a plurality of input signals and to generate a plurality of output signals, and each of the signal channels has a substantially similar circuit topology. The first proxy channel has a substantially similar circuit topology as the plurality of signal channels, and includes an output that can vary in relation to a common-mode error of the signal channels. The subtraction block is configured to generate a plurality of modified output signals by using the output of the first proxy channel to reduce the common-mode error of the plurality of output signal channels.
    Type: Grant
    Filed: March 11, 2014
    Date of Patent: September 1, 2015
    Assignee: ANALOG DEVICES, INC.
    Inventors: Yoshinori Kusuda, Gary Robert Carreau, Michael C. Coln
  • Publication number: 20140193090
    Abstract: Apparatus and methods reduce common-mode error. An integrated circuit includes a plurality of signal channels, a first proxy channel, and a subtraction block. The signal channels are configured to receive a plurality of input signals and to generate a plurality of output signals, and each of the signal channels has a substantially similar circuit topology. The first proxy channel has a substantially similar circuit topology as the plurality of signal channels, and includes an output that can vary in relation to a common-mode error of the signal channels. The subtraction block is configured to generate a plurality of modified output signals by using the output of the first proxy channel to reduce the common-mode error of the plurality of output signal channels.
    Type: Application
    Filed: March 11, 2014
    Publication date: July 10, 2014
    Applicant: Analog Devices, Inc.
    Inventors: Yoshinori Kusuda, Gary Robert Carreau, Michael C. Coln
  • Publication number: 20130015322
    Abstract: Apparatus and methods reduce common-mode error. An integrated circuit includes a plurality of signal channels, a first proxy channel, and a subtraction block. The signal channels are configured to receive a plurality of input signals and to generate a plurality of output signals, and each of the signal channels has a substantially similar circuit topology. The first proxy channel has a substantially similar circuit topology as the plurality of signal channels, and includes an output that can vary in relation to a common-mode error of the signal channels. The subtraction block is configured to generate a plurality of modified output signals by using the output of the first proxy channel to reduce the common-mode error of the plurality of output signal channels.
    Type: Application
    Filed: July 13, 2011
    Publication date: January 17, 2013
    Applicant: Analog Devices, Inc.
    Inventors: Yoshinori KUSUDA, Gary Robert CARREAU, Michael C. COLN
  • Patent number: 7737409
    Abstract: Described is a die having photodetectors provided on a first surface thereof. The die includes an insulative shell member, a conductive shell member and a photodetector conductor. The insulative shell member extends around a periphery of the photodetector receptors and extending through a depth of the semiconductor die. The conductive shell member bridges the insulative shell member and extends through the depth of the semiconductor die. The photodetector conductors are provided on the first surface of the semiconductor die and electrically couple respective photodetectors with a corresponding conductive shell member. Also described is a process for making a semiconductor die and an integrated circuit structure.
    Type: Grant
    Filed: June 12, 2008
    Date of Patent: June 15, 2010
    Assignee: Analog Devices, Inc.
    Inventors: Shrenik A. Deliwala, Michael C Coln, Alain Valentin Guery
  • Publication number: 20090309036
    Abstract: Disclosed is a die having photodetectors provided on a first surface thereof. The die includes an insulative shell member, a conductive shell member and a photodetector conductor. The insulative shell member extends around a periphery of the photodetector receptors and extending through a depth of the semiconductor die. The conductive shell member bridges the insulative shell member and extends through the depth of the semiconductor die. The photodetector conductors are provided on the first surface of the semiconductor die and electrically couple respective photodetectors with a corresponding conductive shell member. Also disclosed is a process for making a semiconductor die and an integrated circuit structure.
    Type: Application
    Filed: June 12, 2008
    Publication date: December 17, 2009
    Applicant: Analog Devices, Inc.
    Inventors: Shrenik DELIWALA, Michael C. COLN, Alain Valentin GUERY
  • Patent number: 7312734
    Abstract: A calibratable analog-to-digital converter system with a split analog-to-digital converter architecture including N Analog-to-Digital Converters (ADCs) each configured to convert the same analog input signal into a digital signal. Calibration logic is responsive to the digital signals output by the N ADCs and is configured to calibrate each of the ADCs based on the digital signals output by each ADC.
    Type: Grant
    Filed: February 6, 2006
    Date of Patent: December 25, 2007
    Assignee: Analog Devices, Inc.
    Inventors: John A. McNeill, Michael C. Coln
  • Patent number: 7136005
    Abstract: An accurate, low noise conditionally resetting integrator circuit in an analog to digital system samples, with an analog to digital converter, the output of an integrating circuit a number of times during a measuring period; isolates the input for the integrating circuit during sample event; generates a reset signal in response to the integrating circuit output reaching a predetermined level; and resets the feedback capacitor of the integrating circuit by isolating it from the amplifier circuit of the integrating circuit and connecting it to a reference source during a sample event.
    Type: Grant
    Filed: May 5, 2005
    Date of Patent: November 14, 2006
    Assignee: Analog Devices, Inc.
    Inventors: Colin G. Lyden, Michael C. Coln, Robert Brewer
  • Patent number: 5760617
    Abstract: A voltage-to-frequency converter having an analog-to-digital converter, based on analog components, for converting samples of an analog signal into corresponding digital words and a digital-to-frequency converter, based on digital components, for converting the digital words into a train of pulses having a pulse repetition frequency related to the analog signal. With such an arrangement, the digital-to-frequency converter and the analog-to-digital converter are adapted to operate at different rates. Therefore, the analog-to-digital converter may be optimized at one operating rate while the digital-to-frequency converter is adapted to operate at a higher operating rate and over a wide range of operating rates. This arrangement thereby enables a slower, analog component based, analog-to-digital converter to be used fabricated with CMOS technology along with the higher, variable operating rate, digital component based, digital-to-frequency converter.
    Type: Grant
    Filed: August 20, 1996
    Date of Patent: June 2, 1998
    Assignee: Analog Devices, Incorporated
    Inventors: Michael C. Coln, Eric Nestler