Patents by Inventor Michael D. Gadberry

Michael D. Gadberry has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5115369
    Abstract: A power transistor having a control electrode which is coupled to a polysilicon JFET transistor is provided. In particular, a power MOSFET device having a polysilicon gate is formed and a JFET transistor is formed in the same polysilicon layer which forms the gate of the power MOSFET. A drain of the JFET forms an input terminal for the power MOSFET and a source of the JFET is coupled to the gate of the power MOSFET. A gate of the JFET is coupled to a gate-drain diode clamp so that when the gate-drain diode clamp is activated a portion of the current which is used to turn on the power MOSFET is channeled to the gate of the JFET and increases the drain-to-source series resistance of the JFET. The resistance of the JFET is low during normal operation and increases only when the gate-drain clamp is activated thus provides a high resistance during avalanche stress protection and a low resistance during normal operation.
    Type: Grant
    Filed: January 7, 1991
    Date of Patent: May 19, 1992
    Assignee: Motorola, Inc.
    Inventors: Stephen P. Robb, John P. Phipps, Michael D. Gadberry
  • Patent number: 5087830
    Abstract: A start circuit for a bandgap reference cell using CMOS transistors including a transistor connected between the bandgap reference cell and a differential amplifier in the feedback path to create an offset voltage in the bandgap reference cell when power is first applied, which offset insures the correct operation of the bandgap reference cell, and to turn off after correct operation has been achieved.
    Type: Grant
    Filed: May 22, 1989
    Date of Patent: February 11, 1992
    Inventors: David Cave, Michael D. Gadberry
  • Patent number: 5005061
    Abstract: A power transistor having a control electrode which is coupled to a polysilicon JFET transistor is provided. In particular, a power MOSFET device having a polysilicon gate is formed and a JFET transistor is formed in the same polysilicon layer which forms the gate of the power MOSFET. A drain of the JFET forms an input terminal for the power MOSFET and a source of the JFET is coupled to the gate of the power MOSFET. A gate of the JFET is copupled to a gate-drain diode clamp so that when the gate-drain diode clamp is activated a portion of the current which is used to turn on the power MOSFET is channeled to the gate of the JFET and increases the drain-to-source series resistance of the JFET. The resistance of the JFET is low during normal operation and increases only when the gate-drain clamp is activated thus provides a high resistance during avalanche stress protection and a low resistance during normal operation.
    Type: Grant
    Filed: February 5, 1990
    Date of Patent: April 2, 1991
    Assignee: Motorola, Inc.
    Inventors: Stephen P. Robb, John P. Phipps, Michael D. Gadberry