Patents by Inventor Michael D. Martys

Michael D. Martys has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4740914
    Abstract: An address generator which provides addresses for machine storage and software retrieval of computer status information. A counter is used to generate address signals in a descending order until it is disabled by a computer during alarm conditions. Under such conditions the counter provides a bias address for referencing the most recent status word. A gating circuit gates computer generated address signals to an adder circuit during the alarm conditions. The adder circuit adds the computer generated address signals to the counter generated bias signal to provide address signals which reference physical storage locations in a memory.
    Type: Grant
    Filed: December 31, 1984
    Date of Patent: April 26, 1988
    Assignee: GTE Communication Systems Corporation
    Inventors: Robert J. Abrant, Michael D. Martys, George K. Tarleton
  • Patent number: 4703421
    Abstract: A synchronizing circuit synchronizes the asynchronous ready signals for two separate microprocessor subsystems that are running synchronously as part of a fault tolerant computer system. Duplicated synchronization circuits, confined in a master-slave arrangement, are utilized with the duplicate microprocessors. Storage and gating circuitry are used to provide the precise timing signals required for such synchronization.
    Type: Grant
    Filed: January 3, 1986
    Date of Patent: October 27, 1987
    Assignee: GTE Communication Systems Corporation
    Inventors: Robert J. Abrant, Michael D. Martys, George K. Tarleton
  • Patent number: 4703452
    Abstract: A synchronizing circuit that synchronizes the non-maskable interrupt (NMI) input signals of two separate microprocessor subsystems that are running synchronously as part of a fault tolerant computer system. This circuit enables both microprocessors to detect and respond to an error condition at an identical point in their relative bus timing sequence even though there may be a real time skew between the bus timing of these two subsystems. Storage and gating circuitry are used to provide the precise timing signals required for such synchronization.
    Type: Grant
    Filed: January 3, 1986
    Date of Patent: October 27, 1987
    Assignee: GTE Communication Systems Corporation
    Inventors: Robert J. Abrant, Michael D. Martys, George K. Tarleton