Patents by Inventor Michael J. Laramie

Michael J. Laramie has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6054873
    Abstract: A programmable interconnect structure is provided whereby core regions of an integrated circuit having circuits of different functional types therein are connected. Ports are defined in a first core region along its boundary with a second core region, and port multiplexers selectively provide signals to the first core region from a variety of conductors in the second core region. In the case where a core region of a first type is placed between two core regions of a second type, a segmented bus structure is provided to preserve connectivity between the two core regions of the second type, while at the same time providing an increased number of independent signals available to the core region of the first type. In the exemplary integrated circuit disclosed herein, a field programmable gate array occupies one core region, and a field programmable memory array occupies another core region.
    Type: Grant
    Filed: June 23, 1999
    Date of Patent: April 25, 2000
    Assignee: International Business Machines Corporation
    Inventor: Michael J. Laramie
  • Patent number: 6005410
    Abstract: A programmable interconnect structure is provided whereby core regions of an integrated circuit having circuits of different functional types therein are connected. Ports are defined in a first core region along its boundary with a second core region, and port multiplexers selectively provide signals to the first core region from a variety of conductors in the second core region. In the case where a core region of a first type is placed between two core regions of a second type, a segmented bus structure is provided to preserve connectivity between the two core regions of the second type, while at the same time providing an increased number of independent signals available to the core region of the first type. In the exemplary integrated circuit disclosed herein, a field programmable gate array occupies one core region, and a field programmable memory array occupies another core region.
    Type: Grant
    Filed: December 5, 1996
    Date of Patent: December 21, 1999
    Assignee: International Business Machines Corporation
    Inventor: Michael J. Laramie