Patents by Inventor Michael James Lercel
Michael James Lercel has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11714357Abstract: A method and associated computer program for predicting an electrical characteristic of a substrate subject to a process. The method includes determining a sensitivity of the electrical characteristic to a process characteristic, based on analysis of electrical metrology data including electrical characteristic measurements from previously processed substrates and of process metrology data including measurements of at least one parameter related to the process characteristic measured from the previously processed substrates; obtaining process metrology data related to the substrate describing the at least one parameter; and predicting the electrical characteristic of the substrate based on the sensitivity and the process metrology data.Type: GrantFiled: June 30, 2021Date of Patent: August 1, 2023Assignee: ASML NETHERLANDS B.V.Inventors: Alexander Ypma, Cyrus Emil Tabery, Simon Hendrik Celine Van Gorp, Chenxi Lin, Dag Sonntag, Hakki Ergün Cekli, Ruben Alvarez Sanchez, Shih-Chin Liu, Simon Philip Spencer Hastings, Boris Menchtchikov, Christiaan Theodoor De Ruiter, Peter Ten Berge, Michael James Lercel, Wei Duan, Pierre-Yves Jerome Yvan Guittet
-
Publication number: 20210325788Abstract: A method and associated computer program for predicting an electrical characteristic of a substrate subject to a process. The method includes determining a sensitivity of the electrical characteristic to a process characteristic, based on analysis of electrical metrology data including electrical characteristic measurements from previously processed substrates and of process metrology data including measurements of at least one parameter related to the process characteristic measured from the previously processed substrates; obtaining process metrology data related to the substrate describing the at least one parameter; and predicting the electrical characteristic of the substrate based on the sensitivity and the process metrology data.Type: ApplicationFiled: June 30, 2021Publication date: October 21, 2021Applicant: ASML NETHERLANDS B.V.Inventors: Alexander YPMA, Cyrus Emil TABERY, Simon Hendrik Celine VAN GORP, Chenxi LIN, Dag SONNTAG, Hakki Ergün CEKLI, Ruben ALVAREZ SANCHEZ, Shih-Chin LIU, Simon Philip Spencer HASTINGS, Boris MENCHTCHIKOV, Christiaan Theodoor DE RUITER, Peter TEN BERGE, Michael James LERCEL, Wei DUAN, Pierre-Yves Jerome Yvan GUITTET
-
Patent number: 11086229Abstract: A method and associated computer program for predicting an electrical characteristic of a substrate subject to a process. The method includes determining a sensitivity of the electrical characteristic to a process characteristic, based on analysis of electrical metrology data including electrical characteristic measurements from previously processed substrates and of process metrology data including measurements of at least one parameter related to the process characteristic measured from the previously processed substrates; obtaining process metrology data related to the substrate describing the at least one parameter; and predicting the electrical characteristic of the substrate based on the sensitivity and the process metrology data.Type: GrantFiled: March 29, 2018Date of Patent: August 10, 2021Assignee: ASML Netherlands B.V.Inventors: Alexander Ypma, Cyrus Emil Tabery, Simon Hendrik Celine Van Gorp, Chenxi Lin, Dag Sonntag, Hakki Ergün Cekli, Ruben Alvarez Sanchez, Shih-Chin Liu, Simon Philip Spencer Hastings, Boris Menchtchikov, Christiaan Theodoor De Ruiter, Peter Ten Berge, Michael James Lercel, Wei Duan, Pierre-Yves Jerome Yvan Guittet
-
Publication number: 20200103761Abstract: A method and associated computer program for predicting an electrical characteristic of a substrate subject to a process. The method includes determining a sensitivity of the electrical characteristic to a process characteristic, based on analysis of electrical metrology data including electrical characteristic measurements from previously processed substrates and of process metrology data including measurements of at least one parameter related to the process characteristic measured from the previously processed substrates; obtaining process metrology data related to the substrate describing the at least one parameter; and predicting the electrical characteristic of the substrate based on the sensitivity and the process metrology data.Type: ApplicationFiled: March 29, 2018Publication date: April 2, 2020Applicant: ASML NETHERLANDS B.V.Inventors: Alexander YPMA, Cyrus Emil TABERY, Simon Hendrik Celine VAN GORP, Chenxi LIN, Dag SONNTAG, Hakki Ergün CEKLI, Ruben ALVAREZ SANCHEZ, Shih-Chin LIU, Simon Philip Spencer HASTINGS, Boris MENCHTCHIKOV, Christiaan Theodoor DE RUTTER, Peter TEN BERGE, Michael James LERCEL, Wei DUAN, Pierre-Yves Jerome Yvan GUITTET
-
Patent number: 7067220Abstract: A method of producing a particle beam mask and mask structures to allow for the use of dummy fill shapes. This invention overcomes distortion in by adding a dummy shape in unexposed regions and applying a blocking layer to cover the dummy shape. The blocking layer is comprised of an aperture or additional mask mounted close to the mask or can be added to the mask itself.Type: GrantFiled: December 4, 2002Date of Patent: June 27, 2006Assignee: International Business Machines CorporationInventors: Michael James Lercel, David Walker
-
Publication number: 20040110069Abstract: A method of producing a particle beam mask and mask structures to allow for the use of dummy fill shapes. This invention overcomes distortion in by adding a dummy shape in unexposed regions and applying a blocking layer to cover the dummy shape. The blocking layer is comprised of an aperture or additional mask mounted close to the mask or can be added to the mask itself.Type: ApplicationFiled: December 4, 2002Publication date: June 10, 2004Applicants: International Business Machines Corporation, Photronics, Inc.Inventors: Michael James Lercel, David Walker
-
Patent number: 6610446Abstract: A mask includes an in-situ information storage mechanism on the mask, which stores mask pattern data that is supplied to a microlithographic tool (e.g., an optical stepper). The advantages of using the invention include immediate availability of pattern data of a particular mask to the microlithographic tool for improved integrated circuit productivity.Type: GrantFiled: January 26, 2001Date of Patent: August 26, 2003Assignee: International Business Machines CorporationInventor: Michael James Lercel
-
Patent number: 6498096Abstract: A borderless contact to diffusion with respect to gate conductor is provided by employing a double insulating film stack as a mask for defining the gate conductor shapes for the entire chip and providing a relatively thin damage preventing layer on exposed conductive layer following defining the gate conductor shapes. In one embodiment, a borderless contact is provided by forming an insulating layer on a substrate, providing a conductive layer on the insulating layer, providing a second insulating layer on the conductive layer, providing a third insulating layer on the second insulating layer, removing preselected portions of the second and third insulating layers, providing a damage preventing layer in those areas where the second and third insulating layers have been removed, removing preselected portions of the third insulating layer, removing the damage preventing layer, removing exposed portions of the conductive layer, and removing now exposed portions of the second insulating layer.Type: GrantFiled: March 8, 2001Date of Patent: December 24, 2002Assignee: International Business Machines CorporationInventors: James Allan Bruce, Jonathan Daniel Chapple-Sokol, Charles W. Koburger, III, Michael James Lercel, Randy William Mann, James Spiros Nakos, John Joseph Pekarik, Kirk David Peterson, Jed Hickory Rankin
-
Publication number: 20020102470Abstract: A mask includes an in-situ information storage mechanism on the mask, which stores mask pattern data that is supplied to a microlithographic tool (e.g., an optical stepper). The advantages of using the invention include immediate availability of pattern data of a particular mask to the microlithographic tool for improved integrated circuit productivity.Type: ApplicationFiled: January 26, 2001Publication date: August 1, 2002Applicant: International Business Machines CorporationInventor: Michael James Lercel
-
Publication number: 20010019886Abstract: A borderless contact to diffusion with respect to gate conductor is provided by employing a double insulating film stack as a mask for defining the gate conductor shapes for the entire chip and providing a relatively thin damage preventing layer on exposed conductive layer following defining the gate conductor shapes. In one embodiment, a borderless contact is provided by forming an insulating layer on a substrate, providing a conductive layer on the insulating layer, providing a second insulating layer on the conductive layer, providing a third insulating layer on the second insulating layer, removing preselected portions of the second and third insulating layers, providing a damage preventing layer in those areas where the second and third insulating layers have been removed, removing preselected portions of the third insulating layer, removing the damage preventing layer, removing exposed portions of the conductive layer, and removing now exposed portions of the second insulating layer.Type: ApplicationFiled: March 8, 2001Publication date: September 6, 2001Applicant: International Business Machines CorporationInventors: James Allan Bruce, Jonathan Daniel Chapple-Sokol, Charles W. Koburger, Michael James Lercel, Randy William Mann, James S. Nakos, John Joseph Pekarik, Kirk David Peterson, Jed Hickory Rankin
-
Patent number: 6215190Abstract: A borderless contact to diffusion with respect to gate conductor is provided by employing a double insulating film stack as a mask for defining the gate conductor shapes for the entire chip and providing a relatively thin damage preventing layer on exposed conductive layer following defining the gate conductor shapes. In one embodiment, a borderless contact is provided by forming an insulating layer on a substrate, providing a conductive layer on the insulating layer, providing a second insulating layer on the conductive layer, providing a third insulating layer on the second insulating layer, removing preselected portions of the second and third insulating layers, providing a damage preventing layer in those areas where the second and third insulating layers have been removed, removing preselected portions of the third insulating layer, removing the damage preventing layer, removing exposed portions of the conductive layer, and removing now exposed portions of the second insulating layer.Type: GrantFiled: May 12, 1998Date of Patent: April 10, 2001Assignee: International Business Machines CorporationInventors: James Allen Bruce, Jonathan Daniel Chapple-Sokol, Charles W. Koburger, III, Michael James Lercel, Randy William Mann, James Spiros Nakos, John Joseph Prxarik, Kirk David Peterson, Jed Hickory Rankin