Patents by Inventor Michael Peter Muller

Michael Peter Muller has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8675681
    Abstract: An integrated circuit includes an array of interconnected programmable logic elements (2) each logic element performing data processing control by a configuration. The logic elements may be part of a field programmable gate array. Embedded within the array are a plurality of dedicated communication interface circuits (36) providing access to one or more shared communication channels (38) to provide intra-array communication. Communication transactions between functional unit (78, 80, 82, 84) are multiplexed (e.g. time-division-multiplexed) together to share a shared communication channel provided within the array.
    Type: Grant
    Filed: January 6, 2010
    Date of Patent: March 18, 2014
    Assignee: ARM Limited
    Inventors: Stephen John Hill, Michael Peter Muller
  • Patent number: 8497702
    Abstract: An integrated circuit (8) comprising an array (10) of interconnected configurable logic elements (12), such as an FPGA array, is provided. The logic elements are used to form a power controller (14) which separately controls the power state of different regions of the array. Each region of the array contains one or more logic elements. Each region has a corresponding region controller (16) responsive to one or more power signals generated by the power controller to switch that region into the requested power state.
    Type: Grant
    Filed: August 20, 2009
    Date of Patent: July 30, 2013
    Assignee: ARM Limited
    Inventors: Stephen John Hill, Michael Peter Muller
  • Publication number: 20110268137
    Abstract: An integrated circuit includes an array of interconnected programmable logic elements (2) each logic element performing data processing control by a configuration. The logic elements may be part of a field programmable gate array. Embedded within the array are a plurality of dedicated communication interface circuits (36) providing access to one or more shared communication channels (38) to provide intra-array communication. Communication transactions between functional unit (78, 80, 82, 84) are multiplexed (e.g. time-division-multiplexed) together to share a shared communication channel provided within the array.
    Type: Application
    Filed: January 6, 2010
    Publication date: November 3, 2011
    Inventors: Stephen John Hill, Michael Peter Muller
  • Publication number: 20110199118
    Abstract: An integrated circuit (8) comprising an array (10) of interconnected configurable logic elements (12), such as an FPGA array, is provided. The logic elements are used to form a power controller (14) which separately controls the power state of different regions of the array. Each region of the array contains one or more logic elements. Each region has a corresponding region controller (16) responsive to one or more power signals generated by the power controller to switch that region into the requested power state.
    Type: Application
    Filed: August 20, 2009
    Publication date: August 18, 2011
    Inventors: Stephen John Hill, Michael Peter Muller
  • Publication number: 20100100704
    Abstract: An integrated circuit 4 is provided including an array 10 of processors 26 with interface circuitry 12 providing communication with further processing circuitry 14. The processors 26 within the array 10 execute individual programs which together provide the functionality of a cycle-based program. During each program-cycle of the cycle based program, each of the processors executes its respective program starting from a predetermined execution start point to evaluate a next state of at least some of the state variables of the cycle-based program. A boundary between program-cycles provides a synchronisation time (point) for processing operations performed by the array.
    Type: Application
    Filed: October 14, 2009
    Publication date: April 22, 2010
    Applicant: ARM Limited
    Inventors: Stephen John Hill, Michael Peter Muller
  • Patent number: 7206982
    Abstract: A diagnostic mechanism for an integrated circuit 2 uses a radio interface circuit 16 to provide communication between an external diagnostic device 22 and one or more diagnostic circuits 26, 28 within the integrated circuit 2. The use of a radio communication link for diagnostic data and control reduces the required pin count for the integrated circuit 2.
    Type: Grant
    Filed: June 16, 2004
    Date of Patent: April 17, 2007
    Assignee: ARM Limited
    Inventors: Dipesh Ishwerbhai Patel, David Walter Flynn, Michael Peter Muller