Patents by Inventor Michael S. BEUMER

Michael S. BEUMER has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240213140
    Abstract: Structures having backside high voltage capacitors for front side GaN-based devices are described. In an example, an integrated circuit structure includes a front side structure including a GaN-based device layer, and one or more metallization layers above the GaN-based device layer. A backside structure is below and coupled to the GaN-based layer, the backside structure including metal layers and one or more alternating laterally-recessed metal insulator metal capacitors.
    Type: Application
    Filed: December 24, 2022
    Publication date: June 27, 2024
    Inventors: Han Wui THEN, Marko RADOSAVLJEVIC, Samuel James BADER, Ahmad ZUBAIR, Pratik KOIRALA, Michael S. BEUMER, Heli Chetanbhai VORA, Ibrahim BAN, Nityan NAIR, Thomas HOFF
  • Publication number: 20240213118
    Abstract: Gallium nitride (GaN) devices with through-silicon vias for integrated circuit technology are described. In an example, an integrated circuit structure includes a layer including gallium and nitrogen, the layer including gallium and nitrogen above a silicon substrate. A backside structure is below the silicon substrate and opposite the layer including gallium and nitrogen, the backside structure including conductive features and dielectric structures. The integrated circuit structure also includes a plurality of through-silicon via power bars having a staggered arrangement, individual ones of the through-silicon via power bars extending through the layer including gallium and nitrogen and through the silicon substrate to a corresponding one of the conductive features of the backside structure, and individual ones of the through-silicon via power bars having a tapered portion coupled to an essentially vertical portion.
    Type: Application
    Filed: December 24, 2022
    Publication date: June 27, 2024
    Inventors: Han Wui THEN, Marko RADOSAVLJEVIC, Heli Chetanbhai VORA, Samuel James BADER, Ahmad ZUBAIR, Thomas HOFF, Pratik KOIRALA, Michael S. BEUMER, Paul NORDEEN, Nityan NAIR
  • Publication number: 20240204059
    Abstract: Gallium nitride (GaN) with interlayers for integrated circuit technology is described. In an example, an integrated circuit structure includes a substrate including silicon. A layer including gallium and nitrogen is above the substrate. The layer including gallium and nitrogen has an interlayer therein. The interlayer confines a plurality of defects to a lower portion of the layer including gallium and nitrogen.
    Type: Application
    Filed: December 14, 2022
    Publication date: June 20, 2024
    Inventors: Pratik KOIRALA, Michael S. BEUMER, Marko RADOSAVLJEVIC, Han Wui THEN
  • Publication number: 20240021725
    Abstract: Gallium nitride (GaN) transistors with lateral depletion for integrated circuit technology are described. In an example, an integrated circuit structure includes a layer including gallium and nitrogen above a silicon substrate, a gate structure over the layer including gallium and nitrogen, a source region on a first side of the gate structure, a drain region on a second side of the gate structure, and a source field plate laterally between the gate structure and the drain region, the source field plate laterally separated from the gate structure.
    Type: Application
    Filed: December 24, 2022
    Publication date: January 18, 2024
    Inventors: Han Wui THEN, Marko RADOSAVLJEVIC, Samuel James BADER, Pratik KOIRALA, Michael S. BEUMER, Heli Chetanbhai VORA, Ahmad ZUBAIR
  • Publication number: 20230197840
    Abstract: In one embodiment, a transistor includes a substrate, a buffer layer on the substrate a channel layer on the buffer layer, and one or more polarization layers on the channel layer. The one or more polarization layers include a group III-N material comprising a first group III constituent and a second group III constituent. The transistor further includes a plurality of p-type doped layers on the one or more polarization layers. Each of the plurality of p-type doped layers includes a first p-type dopant and the III-N material, wherein each successive layer of the first p-type doped layers has a lower proportion of the first group III constituent to the second group III constituent relative to a layer below it. The transistor also includes a p-type doped layer on the plurality of p-type doped layers comprising a second p-type dopant and a group III-N material.
    Type: Application
    Filed: December 21, 2021
    Publication date: June 22, 2023
    Applicant: Intel Corporation
    Inventors: Sanyam Bajaj, Michael S. Beumer, Robert Ehlert, Gregory P. McNerney, Nicholas Minutillo, Xiaoye Qin, Johann C. Rode, Atsunori Tanaka, Suresh Vishwanath, Patrick M. Wallace
  • Publication number: 20230132548
    Abstract: In one embodiment, a transistor is formed by a process comprising forming a buffer layer on a substrate, the buffer layer comprising a first group III-nitride (III-N) material (e.g., AlGaN), forming a channel layer on the buffer layer, the channel layer comprising a second III-N material (e.g., GaN), forming a polarization layer on the channel layer, the polarization layer comprising a third III-N material (e.g., AlGaN), flowing a p-type dopant precursor compound (e.g., Cp2Mg) after forming the polarization layer, forming a p-type doped layer (e.g., p-GaN) on the polarization layer, the p-type doped layer comprising a p-type dopant (e.g., Mg) and a fourth III-N material (e.g., GaN), forming a source region adjacent one end of the channel layer, and forming a drain region adjacent another end of the channel layer.
    Type: Application
    Filed: November 4, 2021
    Publication date: May 4, 2023
    Applicant: Intel Corporation
    Inventors: Atsunori Tanaka, Sanyam Bajaj, Michael S. Beumer, Robert Ehlert, Gregory P. McNerney, Nicholas Minutillo, Johann C. Rode, Suresh Vishwanath, Patrick M. Wallace
  • Publication number: 20200194577
    Abstract: An HEMT semiconductor structure is disclosed. The semiconductor structure includes a substrate, a GaN layer above the substrate, a first TDD reducing structure above the substrate and a polarization layer above the GaN layer.
    Type: Application
    Filed: December 13, 2018
    Publication date: June 18, 2020
    Inventors: Glenn GLASS, Sansaptak DASGUPTA, Han Wui THEN, Marko RADOSAVLJEVIC, Paul FISCHER, Anand MURTHY, Alexander BADMAEV, Michael S. BEUMER, Sandrine CHARUE-BAKKER