Patents by Inventor Michael W. Rhoades

Michael W. Rhoades has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8015329
    Abstract: Methods and a device for performing coherent access requests are disclosed. The methods include receiving a first address associated with a first write or read request. During a write operation, if the first address is associated with a coherent access register, data to be written is stored at a data latch that is connected to a plurality of coherent data access registers. A second address and second data associated with a second write request are received. If the second address matches the first address, the second data and the latched first data are written to the coherent access register. By latching the first data and simultaneously writing the latched first data and the second data, overall coherency of the written data is maintained.
    Type: Grant
    Filed: May 7, 2010
    Date of Patent: September 6, 2011
    Assignee: Freescale Semiconductor, Inc.
    Inventors: James M. Sibigtroth, Michael W. Rhoades, Michael C. Wood, George E. Baker
  • Publication number: 20100223414
    Abstract: Methods and a device for performing coherent access requests are disclosed. The methods include receiving a first address associated with a first write or read request. During a write operation, if the first address is associated with a coherent access register, data to be written is stored at a data latch that is connected to a plurality of coherent data access registers. A second address and second data associated with a second write request are received. If the second address matches the first address, the second data and the latched first data are written to the coherent access register. By latching the first data and simultaneously writing the latched first data and the second data, overall coherency of the written data is maintained.
    Type: Application
    Filed: May 7, 2010
    Publication date: September 2, 2010
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: James M. Sibigtroth, Michael W. Rhoades, Michael C. Wood, George E. Baker
  • Patent number: 7743184
    Abstract: Methods and a device for performing coherent access requests are disclosed. The methods include receiving a first address associated with a first write or read request. During a write operation, if the first address is associated with a coherent access register, data to be written is stored at a data latch that is connected to a plurality of coherent data access registers. A second address and second data associated with a second write request are received. If the second address matches the first address, the second data and the latched first data are written to the coherent access register. By latching the first data and simultaneously writing the latched first data and the second data, overall coherency of the written data is maintained.
    Type: Grant
    Filed: August 25, 2006
    Date of Patent: June 22, 2010
    Assignee: Freescale Semiconductor, Inc.
    Inventors: James M. Sibigtroth, Michael W. Rhoades, Michael C. Wood, George E. Baker
  • Publication number: 20080126714
    Abstract: Methods and a device for performing coherent access requests are disclosed. The methods include receiving a first address associated with a first write or read request. During a write operation, if the first address is associated with a coherent access register, data to be written is stored at a data latch that is connected to a plurality of coherent data access registers. A second address and second data associated with a second write request are received. If the second address matches the first address, the second data and the latched first data are written to the coherent access register. By latching the first data and simultaneously writing the latched first data and the second data, overall coherency of the written data is maintained.
    Type: Application
    Filed: August 25, 2006
    Publication date: May 29, 2008
    Applicant: Freescale Semiconductor, Inc.
    Inventors: James M. Sibigtroth, Michael W. Rhoades, Michael C. Wood, George E. Baker
  • Patent number: 5737760
    Abstract: A microcontroller (20) provides security for internal instructions and data while allowing instruction fetches to external, off-chip memory connected to an expansion bus (30). A central processing unit (CPU) (21) provides a load instruction register signal to indicate when an access is an instruction fetch. When the load instruction register signal is active while the address is within the range of an on-chip nonvolatile memory (25), a security logic circuit (40) is reset to a first state. In this first state, the security logic circuit (40) also allows non-instruction fetches from the nonvolatile memory (25). However when the load instruction register signal is active while the address is not within the range of the nonvolatile memory (25), the security logic circuit (40) is set to a second state. While in this second state, the security logic circuit (40) disables attempted accesses to the nonvolatile memory (25).
    Type: Grant
    Filed: October 6, 1995
    Date of Patent: April 7, 1998
    Assignee: Motorola Inc.
    Inventors: George G. Grimmer, Jr., Michael W. Rhoades
  • Patent number: 5251304
    Abstract: A data processor with memory within a single integrated circuit package provides a programmable "secure mode" of operation to selectively restrict access and protect information stored in its memory. The secure mode of operation is included in addition to a "single chip mode" wherein the data processor accesses both data and instructions strictly from within the single integrated circuit package. An "expanded mode" of operation also exists wherein the data processor may access either internal or external memory for both instructions and data. The secure mode of operation restricts accesses of instructions to memory contained within the single integrated circuit while allowing data accesses to memory either internal or external to the integrated circuit. The secure mode is accomplished by selectively isolating internal data/instruction bus transfer activity from an external data/instruction bus.
    Type: Grant
    Filed: September 28, 1990
    Date of Patent: October 5, 1993
    Assignee: Motorola, Inc.
    Inventors: James M. Sibigtroth, Michael W. Rhoades, George G. Grimmer, Jr., Susan W. Longwell