Patents by Inventor Michel A. Lechaczynski

Michel A. Lechaczynski has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4680733
    Abstract: A serdes device includes circuitry for loading or reading bit configurations into or out of strings of latches of variable length nk+r, where n is the number of bits in a byte, k is the number of whole bytes and r is the number of residual bits, with r being smaller than n.Under the control of a service processor (8), there is formed a ring comprised of the latches of the serializer/deserializer register (14), the latches of the string considered (3 or 4) and a selected number (n-r) of latches of an extension register (16). The bytes to be loaded are sequentially sent to register (14), starting with the byte that contains the residual bits, and n bits are shifted out after loading each successive byte, so that after k+1 shifts the desired configuration will be contained in the string. For reading the contents of a string (for example, string 3), n bits are shifted, register (14) is read out, then k shifts of n bits each are performed, with register (14) being read out after each shift.
    Type: Grant
    Filed: October 29, 1984
    Date of Patent: July 14, 1987
    Assignee: International Business Machines Corporation
    Inventors: Guy G. Duforestel, Michel A. Lechaczynski, Clement Y. Poiraud, Paul P. Viallon
  • Patent number: 4597042
    Abstract: A device for loading data in and reading data out of latch strings located in field replaceable units containing the circuitry of a data processing system realized in accordance with the Level-Scan Sensitive Design (LSSD) technique. Each field replaceable unit includes an addressing circuit. The addressing circuits are interconnected by a monitoring loop over which a configuration of address bits is serially transmitted by a control circuit. The data to be loaded and read out propagate in a data loop and are entered in a latch string under control of the addressing circuit.
    Type: Grant
    Filed: September 19, 1983
    Date of Patent: June 24, 1986
    Assignee: International Business Machines Corporation
    Inventors: Didier D. d'Angeac, Michel A. Lechaczynski, Andre Pauporte, Pierre Thery
  • Patent number: 4096566
    Abstract: A modular digital signal processor based on a master-slave architecture has the capability of expanding its processing power by aggregating additional modules in a tree type structure. In such a processor the control functions are subdivided into groups, each for performance in a distinct control unit. One or more of the control units can perform a master function with respect to one or several slaved control units and can itself be a slave to a higher level control unit. The arithmetic data functions of the processor are performed in pipe line multiplier-accumulator units (PMAU), each of which is controlled by, instructions from an associated control unit.
    Type: Grant
    Filed: December 16, 1975
    Date of Patent: June 20, 1978
    Assignee: International Business Machines Corporation
    Inventors: Jean-Claude Borie, Alain Couder, Alain Dauby, Michel Demange, Gerald Lebizay, Michel Lechaczynski