Patents by Inventor Michel Luc Côté
Michel Luc Côté has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20100040965Abstract: Mask and integrated circuit fabrication approaches are described to facilitate use of so called “full phase” masks. This facilitates use of masks where substantially all of a layout is defined using phase shifting. In one embodiment, the phase shifting mask and the trim mask are exposed using substantially the same exposure conditions. These approaches facilitate better exposure profiles for the resulting ICs and can thus improve chip yield and increase throughput by reducing the need to alter settings and/or switch reticles between exposures.Type: ApplicationFiled: October 16, 2009Publication date: February 18, 2010Applicant: Synopsys, Inc.Inventors: Christophe Pierrat, Michel Luc Cote
-
Patent number: 7629109Abstract: Mask and integrated circuit fabrication approaches are described to facilitate use of so called “full phase” masks. This facilitates use of masks where substantially all of a layout is defined using phase shifting. In one embodiment, the phase shifting mask and the trim mask are exposed using substantially the same exposure conditions. These approaches facilitate better exposure profiles for the resulting ICs and can thus improve chip yield and increase throughput by reducing the need to alter settings and/or switch reticles between exposures.Type: GrantFiled: April 7, 2008Date of Patent: December 8, 2009Assignee: Synopsys, Inc.Inventors: Christophe Pierrat, Michel Luc Cote
-
Handling of flat data for phase processing including growing shapes within bins to identify clusters
Patent number: 7500217Abstract: Definition of a phase shifting layout from an original layout can be time consuming. If the original layout is divided into useful groups, i.e. clusters that can be independently processed, then the phase shifting process can be performed more rapidly. If the shapes on the layout are enlarged, then the overlapping shapes can be grouped together to identify shapes that should be processed together. For large layouts, growing and grouping the shapes can be time consuming. Therefore, an approach that uses bins can speed up the clustering process, thereby allowing the phase shifting to be performed in parallel on multiple computers. Additional efficiencies result if identical clusters are identified and processing time saved so that repeated clusters of shapes only undergo the computationally expensive phase shifter placement and assignment process a single time.Type: GrantFiled: March 17, 2005Date of Patent: March 3, 2009Assignee: Synopsys, Inc.Inventors: Michel Luc Côté, Christophe Pierrat -
Patent number: 7422841Abstract: Mask and integrated circuit fabrication approaches are described to facilitate use of masks where substantially all of a layout is defined using phase shifting. Exposure settings including relative dosing between the phase shift mask and the trim masks are described. Additionally, single reticle approaches for accommodating both masks are considered. In one embodiment, the phase shifting mask and the trim mask are exposed using the same exposure conditions that have an effect on the characteristics of the radiation used for the exposure, except for relative dosing. The same exposure conditions are changeable optical parameters that consist of numerical aperture (N.A.), wavelength (?) of radiation, partial coherency (?), illumination configuration, and defocus. These approaches facilitate better exposure profiles for the resulting ICs and can thus improve chip yield and increase throughput by reducing the need to alter settings and/or switch reticles between exposures.Type: GrantFiled: May 7, 2004Date of Patent: September 9, 2008Assignee: Synopsys, Inc.Inventors: Christophe Pierrat, Michel Luc Cote
-
Publication number: 20080187869Abstract: Mask and integrated circuit fabrication approaches are described to facilitate use of so called “full phase” masks. This facilitates use of masks where substantially all of a layout is defined using phase shifting. More specifically, exposure settings including relative dosing between the phase shift mask and the trim masks are described. Additionally, single reticle approaches for accommodating both masks are considered. In one embodiment, the phase shifting mask and the trim mask are exposed using the same exposure conditions, except for relative dosing. In another embodiment, the relative dosing between the phase and trim patterns is 1.0:r, 2.0<r<4.0. These approaches facilitate better exposure profiles for the resulting ICs and can thus improve chip yield and increase throughput by reducing the need to alter settings and/or switch reticles between exposures.Type: ApplicationFiled: April 7, 2008Publication date: August 7, 2008Applicant: Synopsys, Inc.Inventors: Christophe Pierrat, Michel Luc Cote
-
Patent number: 7169515Abstract: A photolithographic mask used for defining a layer in an integrated circuit, or other work piece, where the layer comprises a pattern including a plurality of features to be implemented with phase shifting in phase shift regions is laid out including for patterns comprising high density, small dimension features, and for “full shift” patterns. The method includes identifying cutting areas for phase shift regions based on characteristics of the pattern. Next, the process cuts the phase shift regions in selected ones of the cutting areas to define phase shift windows, and assigns phase values to the phase shift windows. The phase shift values assigned comprise ? and ?, so that destructive interference is caused in transitions between adjacent phase shift windows having respective phase shift values of ? and ?. In the preferred embodiment, ? is equal to approximately ?+180 degrees.Type: GrantFiled: April 29, 2004Date of Patent: January 30, 2007Assignee: Synopsys, Inc.Inventors: Christophe Pierrat, Michel Luc Côté
-
Patent number: 7083879Abstract: A photolithographic mask used for defining a layer in an integrated circuit, or other work piece, where the layer comprises a pattern including a plurality of features to be implemented with phase shifting in phase shift regions is laid out including for patterns comprising high density, small dimension features, and for “full shift” patterns. The method includes identifying cutting areas for phase shift regions based on characteristics of the pattern. Next, the process cuts the phase shift regions in selected ones of the cutting areas to define phase shift windows, and assigns phase values to the phase shift windows. The phase shift values assigned comprise ? and ?, so that destructive interference is caused in transitions between adjacent phase shift windows having respective phase shift values of ? and ?. In the preferred embodiment, ? is equal to approximately ?+180 degrees.Type: GrantFiled: August 17, 2001Date of Patent: August 1, 2006Assignee: Synopsys, Inc.Inventors: Christophe Pierrat, Michel Luc Côté
-
Patent number: 6981240Abstract: A full phase shifting mask (FPSM) can define substantially all of the features of an integrated circuit using pairs of shifters having opposite phase. In particular, cutting patterns for working with the polysilicon, or gate, layers and active layers of static random access memory (SRAM) cells are considered. To resolve phase conflicts between shifters, one or more cutting patterns can be selected. These cutting patterns include cuts on contact landing pads. This cut simplifies the FPSM layout while ensuring greater critical dimension control of the more important features and reducing mask misalignment sensitivity.Type: GrantFiled: January 10, 2003Date of Patent: December 27, 2005Assignee: Synopsys, Inc.Inventors: Christophe Pierrat, Michel Luc Côté
-
Patent number: 6861204Abstract: A method for defining a full phase layout for defining a layer of material in an integrated circuit is described. The method can be used to define, arrange, and refine phase shifters to substantially define the layer using phase shifting. Through the process, computer readable definitions of an alternating aperture, dark field phase shift mask and of a complimentary mask are generated. Masks can be made from the definitions and then used to fabricate a layer of material in an integrated circuit. The separations between phase shifters, or cuts, are designed for easy mask manufacturability while also maximizing the amount of each feature defined by the phase shifting mask. Cost functions are used to describe the relative quality of phase assignments and to select higher quality phase assignments and reduce phase conflicts.Type: GrantFiled: March 26, 2004Date of Patent: March 1, 2005Assignee: Synopsys, Inc.Inventors: Michel Luc Côté, Christophe Pierrat
-
Patent number: 6852471Abstract: Mask and integrated circuit fabrication approaches are described to facilitate use of so called “full phase” masks. This facilitates use of masks where substantially all of a layout is defined using phase shifting. More specifically, exposure settings including relative dosing between the phase shift mask and the trim masks are described. Additionally, single reticle approaches for accommodating both masks are considered. In one embodiment, the phase shifting mask and the trim mask are exposed using the same exposure conditions, except for relative dosing. In another embodiment, the relative dosing between the phase and trim patterns is 1.0:r, 2.0<r<4.0. These approaches facilitate better exposure profiles for the resulting ICs and can thus improve chip yield and increase throughput by reducing the need to alter settings and/or switch reticles between exposures.Type: GrantFiled: October 5, 2001Date of Patent: February 8, 2005Assignee: Numerical Technologies, Inc.Inventors: Christophe Pierrat, Michel Luc Côté
-
Publication number: 20040209193Abstract: Mask and integrated circuit fabrication approaches are described to facilitate use of so called “full phase” masks. This facilitates use of masks where substantially all of a layout is defined using phase shifting. More specifically, exposure settings including relative dosing between the phase shift mask and the trim masks are described. Additionally, single reticle approaches for accommodating both masks are considered. In one embodiment, the phase shifting mask and the trim mask are exposed using the same exposure conditions, except for relative dosing. In another embodiment, the relative dosing between the phase and trim patterns is 1.0:r, 2.0<r<4.0. These approaches facilitate better exposure profiles for the resulting ICs and can thus improve chip yield and increase throughput by reducing the need to alter settings and/or switch reticles between exposures.Type: ApplicationFiled: May 7, 2004Publication date: October 21, 2004Applicant: Numerical Technologies, Inc.Inventors: Christophe Pierrat, Michel Luc Cote
-
Patent number: 6807663Abstract: Performing optical proximity correction (OPC) is typically done during a critical time, wherein even small delays in finishing OPC can have significant adverse effects on product introduction and/or market exposure. In accordance with one feature of the invention, sets of repeating structures in library elements and/or layout data can be identified during a non-critical time, e.g. early in cell library development, possibly years prior to the direct application of OPC to a final layout. OPC can be performed on repeating structures during this non-critical time. Later, during the critical time (e.g. during tape out), an OPC tool can use the pre-processed structures in conjunction with a chip layout to more quickly generate a modified layout, thereby saving valuable time as a chip moves from design to production.Type: GrantFiled: September 23, 2002Date of Patent: October 19, 2004Assignee: Numerical Technologies, Inc.Inventors: Michel Luc Côté, Christophe Pierrat, Philippe Hurat
-
Publication number: 20040202965Abstract: A photolithographic mask used for defining a layer in an integrated circuit, or other work piece, where the layer comprises a pattern including a plurality of features to be implemented with phase shifting in phase shift regions is laid out including for patterns comprising high density, small dimension features, and for “full shift” patterns. The method includes identifying cutting areas for phase shift regions based on characteristics of the pattern. Next, the process cuts the phase shift regions in selected ones of the cutting areas to define phase shift windows, and assigns phase values to the phase shift windows. The phase shift values assigned comprise &phgr; and &thgr;, so that destructive interference is caused in transitions between adjacent phase shift windows having respective phase shift values of &phgr; and &thgr;. In the preferred embodiment, &phgr; is equal to approximately &thgr;+180 degrees.Type: ApplicationFiled: April 29, 2004Publication date: October 14, 2004Applicant: Numerical Technologies, Inc.Inventors: Christophe Pierrat, Michel Luc Cote
-
Publication number: 20040185351Abstract: A method for defining a full phase layout for defining a layer of material in an integrated circuit is described. The method can be used to define, arrange, and refine phase shifters to substantially define the layer using phase shifting. Through the process, computer readable definitions of an alternating aperture, dark field phase shift mask and of a complimentary mask are generated. Masks can be made from the definitions and then used to fabricate a layer of material in an integrated circuit. The separations between phase shifters, or cuts, are designed for easy mask manufacturability while also maximizing the amount of each feature defined by the phase shifting mask. Cost functions are used to describe the relative quality of phase assignments and to select higher quality phase assignments and reduce phase conflicts.Type: ApplicationFiled: March 26, 2004Publication date: September 23, 2004Applicant: Numerical Technologies, Inc.Inventors: Michel Luc Cote, Christophe Pierrat
-
Publication number: 20040175634Abstract: A method for defining a full phase layout for defining a layer of material in an integrated circuit is described. The method can be used to define, arrange, and refine phase shifters to substantially define the layer using phase shifting. Through the process, computer readable definitions of an alternating aperture, dark field phase shift mask and of a complimentary mask are generated. Masks can be made from the definitions and then used to fabricate a layer of material in an integrated circuit. The separations between phase shifters, or cuts, are designed for easy mask manufacturability while also maximizing the amount of each feature defined by the phase shifting mask. Cost functions are used to describe the relative quality of phase assignments and to select higher quality phase assignments and reduce phase conflicts.Type: ApplicationFiled: March 12, 2004Publication date: September 9, 2004Applicant: Numerical Technologies, Inc.Inventors: Michel Luc Cote, Christophe Pierrat
-
Patent number: 6787271Abstract: A method for defining a full phase layout for defining a layer of material in an integrated circuit is described. The method can be used to define, arrange, and refine phase shifters to substantially define the layer using phase shifting. Through the process, computer readable definitions of an alternating aperture, dark field phase shift mask and of a complimentary mask are generated. Masks can be made from the definitions and then used to fabricate a layer of material in an integrated circuit. The separations between phase shifters, or cuts, are designed for easy mask manufacturability while also maximizing the amount of each feature defined by the phase shifting mask. Cost functions are used to describe the relative quality of phase assignments and to select higher quality phase assignments and reduce phase conflicts.Type: GrantFiled: February 28, 2002Date of Patent: September 7, 2004Assignee: Numerical Technologies, Inc.Inventors: Michel Luc Côté, Christophe Pierrat
-
Patent number: 6745372Abstract: One embodiment of the invention provides a system that simulates effects of a manufacturing process on an integrated circuit to enhance process latitude and/or reduce layout size. During operation, the system receives a representation of a target layout for the integrated circuit, wherein the representation defines a plurality of shapes that comprise the target layout. Next, the system simulates effects of the manufacturing process on the target layout to produce a simulated printed image for the target layout. The system then identifies problem areas in the simulated printed image that do not meet a specification. Next, the system moves corresponding shapes in the target layout to produce a new target layout for the integrated circuit, so that a simulated printed image of the new target layout meets the specification.Type: GrantFiled: April 5, 2002Date of Patent: June 1, 2004Assignee: Numerical Technologies, Inc.Inventors: Michel Luc Côté, Philippe Hurat, Christophe Pierrat
-
Patent number: 6721938Abstract: A method for producing a computer readable definition of photolithographic mask used to define a target pattern is provided. The phase shift mask patterns include phase shift windows, and the trim mask patterns include trim shapes, which have boundaries defined by such sets of line segments. For a particular pair of phase shift windows used to define a target feature in a target pattern, each of the phase shift windows in the pair can be considered to have a boundary that includes at least one line segment that abuts the target feature. Likewise, a complementary trim shape used in definition of the target feature, for example by including a transmissive region used to clear an unwanted phase transition between the particular pair of phase shift windows, includes at least one line segment that can be considered to abut the target feature.Type: GrantFiled: February 25, 2002Date of Patent: April 13, 2004Assignee: Numerical Technologies, Inc.Inventors: Christophe Pierrat, Michel Luc Côté
-
Publication number: 20040060034Abstract: Performing optical proximity correction (OPC) is typically done during a critical time, wherein even small delays in finishing OPC can have significant adverse effects on product introduction and/or market exposure. In accordance with one feature of the invention, sets of repeating structures in library elements and/or layout data can be identified during a noncritical time, e.g. early in cell library development, possibly years prior to the direct application of OPC to a final layout. OPC can be performed on repeating structures during this noncritical time. Later, during the critical time (e.g. during tape out), an OPC tool can use the pre-processed structures in conjunction with a chip layout to more quickly generate a modified layout, thereby saving valuable time as a chip moves from design to production.Type: ApplicationFiled: September 23, 2002Publication date: March 25, 2004Applicant: Numerical Technologies, Inc.Inventors: Michel Luc Cote, Christophe Pierrat, Philippe Hurat
-
Patent number: 6681379Abstract: Methods and apparatuses for fully defining static random access memory (SRAM) using phase shifting layouts are described. The approach includes identifying that a layout includes SRAM cells and defining phase shifting regions in a mask description to fully define the SRAM cells. The phase conflicts between adjacent phase shifters are resolved by selecting cutting patterns designed for the SRAM shape and functional structure. Additionally, the transistor gates of the SRAM cells can be reduced in size relative to the original SRAM layout design. Thus, an SRAM cell can be lithographically printed with small, consistent critical dimensions including extremely small gate lengths resulting in higher yields and improved performance.Type: GrantFiled: November 15, 2001Date of Patent: January 20, 2004Assignee: Numerical Technologies, Inc.Inventors: Christophe Pierrat, Michel Luc Côté