Patents by Inventor Mickey Yu

Mickey Yu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11791626
    Abstract: A circuit structure includes: a network of clamps; sense elements in series with the clamps and configured to sense a turn-on of at least one clamp of the network of clamps; and feedback elements connected to the clamps to facilitate triggering of remaining clamps of the network of clamps.
    Type: Grant
    Filed: September 30, 2021
    Date of Patent: October 17, 2023
    Assignee: GLOBALFOUNDRIES U.S. INC.
    Inventors: You Li, Alain F. Loiseau, Souvick Mitra, Tsung-Che Tsai, Mickey Yu, Robert J. Gauthier, Jr.
  • Publication number: 20220021205
    Abstract: A circuit structure includes: a network of clamps; sense elements in series with the clamps and configured to sense a turn-on of at least one clamp of the network of clamps; and feedback elements connected to the clamps to facilitate triggering of remaining clamps of the network of clamps.
    Type: Application
    Filed: September 30, 2021
    Publication date: January 20, 2022
    Inventors: You LI, Alain F. LOISEAU, Souvick MITRA, Tsung-Che TSAI, Mickey YU, Robert J. GAUTHIER, JR.
  • Patent number: 11201466
    Abstract: A circuit structure includes: a network of clamps; sense elements in series with the clamps and configured to sense a turn-on of at least one clamp of the network of clamps; and feedback elements connected to the clamps to facilitate triggering of remaining clamps of the network of clamps.
    Type: Grant
    Filed: July 12, 2018
    Date of Patent: December 14, 2021
    Assignee: GLOBALFOUNDRIES U.S. INC.
    Inventors: You Li, Alain F. Loiseau, Souvick Mitra, Tsung-Che Tsai, Mickey Yu, Robert J. Gauthier, Jr.
  • Patent number: 10741685
    Abstract: Structures for laterally-diffused metal-oxide-semiconductor devices and drain-extended metal-oxide-semiconductor devices, as well as methods of forming laterally-diffused metal-oxide-semiconductor devices and drain-extended metal-oxide-semiconductor devices. A gate electrode is arranged to extend about a semiconductor fin projecting from a substrate. A drain region is arranged in the substrate, and a source region is coupled with the semiconductor fin. The source region is arranged over the semiconductor fin. A drift region is arranged in the substrate between the drain region and the semiconductor fin. The drain region, source region, and drift region have a given conductivity type. The drift region has a lower electrical conductivity than the drain region.
    Type: Grant
    Filed: September 21, 2018
    Date of Patent: August 11, 2020
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Robert Gauthier, Jr., Souvick Mitra, Alain Loiseau, Tsai Tsung-Che, Mickey Yu, You Li
  • Patent number: 10692852
    Abstract: Silicon-controlled rectifiers and methods for forming a silicon-controlled rectifier. A first well of a first conductivity type is arranged in a substrate, and second and third wells of a second conductivity type are arranged in the substrate between the first well and the top surface of the substrate. A deep trench isolation region is laterally arranged between the first well of the second conductivity type and the second well of the second conductivity type. The second well is adjoined with the first well along a first interface, the third well is adjoined with the first well along a second interface, and the deep trench isolation region extends the top surface of the substrate past the first interface and the second interface and into the first well. A doped region of the first conductivity type is arranged in the substrate between the second well and the top surface of the substrate.
    Type: Grant
    Filed: October 26, 2018
    Date of Patent: June 23, 2020
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Alain Loiseau, You Li, Mickey Yu, Tsung-Che Tsai, Souvick Mitra, Robert J. Gauthier, Jr.
  • Publication number: 20200135715
    Abstract: Silicon-controlled rectifiers and methods for forming a silicon-controlled rectifier. A first well of a first conductivity type is arranged in a substrate, and second and third wells of a second conductivity type are arranged in the substrate between the first well and the top surface of the substrate. A deep trench isolation region is laterally arranged between the first well of the second conductivity type and the second well of the second conductivity type. The second well is adjoined with the first well along a first interface, the third well is adjoined with the first well along a second interface, and the deep trench isolation region extends the top surface of the substrate past the first interface and the second interface and into the first well. A doped region of the first conductivity type is arranged in the substrate between the second well and the top surface of the substrate.
    Type: Application
    Filed: October 26, 2018
    Publication date: April 30, 2020
    Inventors: Alain Loiseau, You Li, Mickey Yu, Tsung-Che Tsai, Souvick Mitra, Robert J. Gauthier, JR.
  • Publication number: 20200098909
    Abstract: Structures for laterally-diffused metal-oxide-semiconductor devices and drain-extended metal-oxide-semiconductor devices, as well as methods of forming laterally-diffused metal-oxide-semiconductor devices and drain-extended metal-oxide-semiconductor devices. A gate electrode is arranged to extend about a semiconductor fin projecting from a substrate. A drain region is arranged in the substrate, and a source region is coupled with the semiconductor fin. The source region is arranged over the semiconductor fin. A drift region is arranged in the substrate between the drain region and the semiconductor fin. The drain region, source region, and drift region have a given conductivity type. The drift region has a lower electrical conductivity than the drain region.
    Type: Application
    Filed: September 21, 2018
    Publication date: March 26, 2020
    Inventors: Robert Gauthier, JR., Souvick Mitra, Alain Loiseau, Tsai Tsung-Che, Mickey Yu, You Li
  • Patent number: 10541236
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to electrostatic discharge structures with reduced capacitance and methods of manufacture. The structure includes: a plurality of fin structures provided in at least one N+ type region and at least one P+ region; and a plurality of gate structures disposed over the plurality of fin structures and within the at least one N+ type region and one P+ region, the plurality of gate structures being separated in a lengthwise direction between the at least one N+ type region and the least one P+ region.
    Type: Grant
    Filed: June 26, 2018
    Date of Patent: January 21, 2020
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Souvick Mitra, Mickey Yu, Alain F. Loiseau, You Li, Robert J. Gauthier, Jr., Tsung-Che Tsai
  • Publication number: 20200021109
    Abstract: The present disclosure generally relates to semiconductor structures and, more particularly, to electrostatic discharge clamp structures and methods of manufacture. The structure includes: a network of clamps; sense elements in series with the clamps and configured to sense a turn-on of at least one clamp of the network of clamps; and feedback elements connected to the clamps to facilitate triggering of remaining clamps of the network of clamps.
    Type: Application
    Filed: July 12, 2018
    Publication date: January 16, 2020
    Inventors: You LI, Alain F. LOISEAU, Souvick MITRA, Tsung-Che TSAI, Mickey YU, Robert J. GAUTHIER, JR.
  • Publication number: 20190393209
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to electrostatic discharge structures with reduced capacitance and methods of manufacture. The structure includes: a plurality of fin structures provided in at least one N+ type region and at least one P+ region; and a plurality of gate structures disposed over the plurality of fin structures and within the at least one N+ type region and one P+ region, the plurality of gate structures being separated in a lengthwise direction between the at least one N+ type region and the least one P+ region.
    Type: Application
    Filed: June 26, 2018
    Publication date: December 26, 2019
    Inventors: Souvick MITRA, Mickey YU, Alain F. LOISEAU, You LI, Robert J. GAUTHIER, JR., Tsung-Che TSAI
  • Patent number: 10290626
    Abstract: Methods of integrating a HV ESD PNP bipolar transistor in a VFET process and the resulting devices are provided. Embodiments include forming a DNW region in a portion of a p-sub; forming a HVPDDD region in a portion of the DNW region; forming a first and a second NW in a portion of the DNW region, the second NW between the first NW and the HVPDDD region and laterally separated from the HVPDDD region; forming a PW in a portion of the HVPDDD region; forming an N+ implant in a portion of the first NW and a P+ implant in a portion of the PW; forming a first, a second and a third fin structures over the first and the second NW and the PW, respectively; and forming a N+ S/D, a P+ S/D and a P+ S/D over the first, the second and the third fin structures, respectively.
    Type: Grant
    Filed: January 12, 2018
    Date of Patent: May 14, 2019
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: You Li, Alain Loiseau, Tsung-Che Tsai, Mickey Yu, Souvick Mitra, Robert Gauthier, Jr.
  • Patent number: 10096587
    Abstract: Diode structures and methods of fabricating diode structures. First and second gate structures are formed with the second gate structure arranged parallel to the first gate structure. First and second fins are formed that extend vertically from a top surface of a substrate. The first and second fins are arranged between the first gate structure and the second gate structure. A contact structure is coupled with the first fin and the second fin. The contact structure is laterally arranged between the first gate structure and the second gate structure.
    Type: Grant
    Filed: October 26, 2017
    Date of Patent: October 9, 2018
    Assignee: GLOBAL FOUNDRIES Inc.
    Inventors: Mickey Yu, Alain Loiseau, Souvick Mitra, Tsung-Che Tsai, You Li, Robert J. Gauthier, Jr.
  • Patent number: 10008491
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to low capacitance electrostatic discharge (ESD) devices and methods of manufacture. The structure includes: a first structure comprising a pattern of a first diffusion region, a second diffusion region and a third diffusion region partly extending over a first well; and a second structure comprising a fourth diffusion region in a second well electrically connecting to the first structure to form a silicon controlled rectifier (SCR) on a bulk region of a substrate.
    Type: Grant
    Filed: July 20, 2017
    Date of Patent: June 26, 2018
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: You Li, Robert J. Gauthier, Jr., Souvick Mitra, Mickey Yu