Patents by Inventor Mihai Sima

Mihai Sima has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240120024
    Abstract: Genome-wide association studies may allow for detection of variants that are statistically significantly associated with disease risk. However, inferring which are the genes underlying these variant associations may be difficult. The presently disclosed approaches utilize machine learning techniques to predict genes from genome-wide association study summary statistics that substantially improves causal gene identification in terms of both precision and recall compared to other techniques.
    Type: Application
    Filed: October 9, 2023
    Publication date: April 11, 2024
    Inventors: Yair Field, Jacob Christopher Ulirsch, Cinzia Malangone, Miguel Madrid-Mencia, Geoffrey Nilsen, Pam Tang Cheng, Ileena Mitra, Petko Plamenov Fiziev, Sabrina Rashid, Anthonius Petrus Nicolaas de Boer, Pierrick Wainschtein, Vlad Mihai Sima, Francois Aguet, Kai-How Farh
  • Patent number: 8819099
    Abstract: A digital signal processor is provided in a wireless communication device, wherein the processor comprises a vector unit, first and second registers coupled to and accessible by the vector unit; and an instruction set configured to perform matrix inversion of a matrix of channel values by coordinate rotation digital computer instructions using the vector unit and the first and second registers.
    Type: Grant
    Filed: September 24, 2007
    Date of Patent: August 26, 2014
    Assignee: Qualcomm Incorporated
    Inventors: Mihai Sima, Daniel Iancu, Hua Ye, Mayan Moudgill
  • Publication number: 20100293210
    Abstract: A digital signal processor is provided in a wireless communication device, wherein the processor comprises a vector unit, first and second registers coupled to and accessible by the vector unit; and an instruction set configured to perform matrix inversion of a matrix of channel values by coordinate rotation digital computer instructions using the vector unit and the first and second registers.
    Type: Application
    Filed: September 24, 2007
    Publication date: November 18, 2010
    Applicant: SANDBRIDGE TECHNOLOGIES, INC.
    Inventors: Mihai Sima, Daniel Iancu, Hua Ye, Mayan Moudgill
  • Patent number: 7570079
    Abstract: A technique that unfolds the nMOS-tree multiplexer to improve the propagation delay and/or active power consumption is provided. The main idea is to replicate the nMOS element of the downstream buffer, where each replica is driven by a signal that originates from earlier stages of the nMOS-tree multiplexer. This way, when passing high logic values, signals from earlier stages directly drive the downstream buffer improving the delay or the slope of the transition edge (with beneficial effects for power consumption). The passing of low logic values is still performed in the original way by the nMOS tree and the pMOS element of the downstream buffer.
    Type: Grant
    Filed: April 7, 2008
    Date of Patent: August 4, 2009
    Inventors: Mihai Sima, Scott Alexander Miller, Michael Liam McGuire
  • Publication number: 20090193384
    Abstract: A coarse-grain reconfigurable array that implements shift operations within its interconnection network is disclosed. The interconnection network of such a coarse-grain reconfigurable array contains partially or fully populated matrices of switches, where each such matrix of switches is obtained by merging a standard diagonal switch matrix with an array shift unit. The disclosed device provides better performance when the standard routing and shift functions are both required.
    Type: Application
    Filed: January 12, 2009
    Publication date: July 30, 2009
    Inventors: Mihai Sima, Scott Alexander Miller, Michael Liam McGuire
  • Publication number: 20080265937
    Abstract: A technique that unfolds the nMOS-tree multiplexer to improve the propagation delay and/or active power consumption is provided. The main idea is to replicate the nMOS element of the downstream buffer, where each replica is driven by a signal that originates from earlier stages of the nMOS-tree multiplexer. This way, when passing high logic values, signals from earlier stages directly drive the downstream buffer improving the delay or the slope of the transition edge (with beneficial effects for power consumption). The passing of low logic values is still performed in the original way by the nMOS tree and the pMOS element of the downstream buffer.
    Type: Application
    Filed: April 7, 2008
    Publication date: October 30, 2008
    Inventors: Mihai Sima, Scott Alexander Miller, Michael Liam McGuire