Patents by Inventor Mihir Roy
Mihir Roy has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 12334413Abstract: The present disclosure relates to a system in package having a chiplet with a first substrate and a first die deposed over the first substrate, a second die, a second substrate that the chiplet and the second die are deposed over, and a heatsink spreader deposed over the chiplet and the second die. Herein, the first substrate includes layered-cake shaped heatsink stanchions that are coupled to the first die, and the second substrate includes layered-cake shaped heatsink stanchions that are coupled to the chiplet and the second die. As such, heat generated by the first die can be dissipated by the heatsink stanchions within the first and second substrates, and heat generated by the second die can be dissipated by the heatsink stanchions within the second substrate. Furthermore, the heat generated by the first die and the second die can be dissipated by the heatsink spreader above them.Type: GrantFiled: February 5, 2024Date of Patent: June 17, 2025Assignee: Qorvo US, Inc.Inventors: Kelly M. Lear, Jeffrey Miller, Mihir Roy, Christine Blair
-
Publication number: 20240379487Abstract: The present disclosure relates to a package architecture and a method for making the same. The disclosed package architecture includes a package carrier, a first device die and a second device die mounted on the package carrier, and a heat spreader. The first device die includes a first device body with a thickness between 5 ?m and 130 ?m, a die carrier, and an attachment section between the first device body and the die carrier, while the second device die includes a second device body. The first device body and the second device body are formed of different materials. A top surface of the die carrier of the first device die and a top surface of the second device body of the second device die are substantially coplanar. The heat spreader resides over the top surface of the die carrier and the top surface of the second device body.Type: ApplicationFiled: July 22, 2024Publication date: November 14, 2024Inventors: Anthony Chiu, Robert Charles Dry, Mihir Roy
-
Patent number: 12087656Abstract: The present disclosure relates to a package architecture and a method for making the same. The disclosed package architecture includes a package carrier, a first device die and a second device die mounted on the package carrier, and a heat spreader. The first device die includes a first device body with a thickness between 5 ?m and 130 ?m, a die carrier, and an attachment section between the first device body and the die carrier, while the second device die includes a second device body. The first device body and the second device body are formed of different materials. A top surface of the die carrier of the first device die and a top surface of the second device body of the second device die are substantially coplanar. The heat spreader resides over the top surface of the die carrier and the top surface of the second device body.Type: GrantFiled: April 19, 2023Date of Patent: September 10, 2024Assignee: Qorvo US, Inc.Inventors: Anthony Chiu, Robert Charles Dry, Mihir Roy
-
Publication number: 20240178096Abstract: The present disclosure relates to a system in package having a chiplet with a first substrate and a first die deposed over the first substrate, a second die, a second substrate that the chiplet and the second die are deposed over, and a heatsink spreader deposed over the chiplet and the second die. Herein, the first substrate includes layered-cake shaped heatsink stanchions that are coupled to the first die, and the second substrate includes layered-cake shaped heatsink stanchions that are coupled to the chiplet and the second die. As such, heat generated by the first die can be dissipated by the heatsink stanchions within the first and second substrates, and heat generated by the second die can be dissipated by the heatsink stanchions within the second substrate. Furthermore, the heat generated by the first die and the second die can be dissipated by the heatsink spreader above them.Type: ApplicationFiled: February 5, 2024Publication date: May 30, 2024Inventors: Kelly M. Lear, Jeffrey Miller, Mihir Roy, Christine Blair
-
Patent number: 11942391Abstract: The present disclosure relates to a system in package having a chiplet with a first substrate and a first die deposed over the first substrate, a second die, a second substrate that the chiplet and the second die are deposed over, and a heatsink spreader deposed over the chiplet and the second die. Herein, the first substrate includes layered-cake shaped heatsink stanchions that are coupled to the first die, and the second substrate includes layered-cake shaped heatsink stanchions that are coupled to the chiplet and the second die. As such, heat generated by the first die can be dissipated by the heatsink stanchions within the first and second substrates, and heat generated by the second die can be dissipated by the heatsink stanchions within the second substrate. Furthermore, the heat generated by the first die and the second die can be dissipated by the heatsink spreader above them.Type: GrantFiled: November 30, 2021Date of Patent: March 26, 2024Assignee: Qorvo US, Inc.Inventors: Kelly M. Lear, Jeffrey Miller, Mihir Roy, Christine Blair
-
Publication number: 20230298958Abstract: The present disclosure relates to a package architecture and a method for making the same. The disclosed package architecture includes a package carrier, a first device die and a second device die mounted on the package carrier, and a heat spreader. The first device die includes a first device body with a thickness between 5 µm and 130 µm, a die carrier, and an attachment section between the first device body and the die carrier, while the second device die includes a second device body. The first device body and the second device body are formed of different materials. A top surface of the die carrier of the first device die and a top surface of the second device body of the second device die are substantially coplanar. The heat spreader resides over the top surface of the die carrier and the top surface of the second device body.Type: ApplicationFiled: April 19, 2023Publication date: September 21, 2023Inventors: Anthony Chiu, Robert Charles Dry, Mihir Roy
-
Publication number: 20230170275Abstract: The present disclosure relates to a system in package having a chiplet with a first substrate and a first die deposed over the first substrate, a second die, a second substrate that the chiplet and the second die are deposed over, and a heatsink spreader deposed over the chiplet and the second die. Herein, the first substrate includes layered-cake shaped heatsink stanchions that are coupled to the first die, and the second substrate includes layered-cake shaped heatsink stanchions that are coupled to the chiplet and the second die. As such, heat generated by the first die can be dissipated by the heatsink stanchions within the first and second substrates, and heat generated by the second die can be dissipated by the heatsink stanchions within the second substrate. Furthermore, the heat generated by the first die and the second die can be dissipated by the heatsink spreader above them.Type: ApplicationFiled: November 30, 2021Publication date: June 1, 2023Inventors: Kelly M. Lear, Jeffrey Miller, Mihir Roy, Christine Blair
-
Patent number: 11637050Abstract: The present disclosure relates to a package architecture and a method for making the same. The disclosed package architecture includes a package carrier, a first device die and a second device die mounted on the package carrier, and a heat spreader. The first device die includes a first device body with a thickness between 5 ?m and 130 ?m, a die carrier, and an attachment section between the first device body and the die carrier, while the second device die includes a second device body. The first device body and the second device body are formed of different materials. A top surface of the die carrier of the first device die and a top surface of the second device body of the second device die are substantially coplanar. The heat spreader resides over the top surface of the die carrier and the top surface of the second device body.Type: GrantFiled: March 31, 2021Date of Patent: April 25, 2023Assignee: Qorvo US, Inc.Inventors: Anthony Chiu, Robert Charles Dry, Mihir Roy
-
Publication number: 20220319945Abstract: The present disclosure relates to a package architecture and a method for making the same. The disclosed package architecture includes a package carrier, a first device die and a second device die mounted on the package carrier, and a heat spreader. The first device die includes a first device body with a thickness between 5 ?m and 130 ?m, a die carrier, and an attachment section between the first device body and the die carrier, while the second device die includes a second device body. The first device body and the second device body are formed of different materials. A top surface of the die carrier of the first device die and a top surface of the second device body of the second device die are substantially coplanar. The heat spreader resides over the top surface of the die carrier and the top surface of the second device body.Type: ApplicationFiled: March 31, 2021Publication date: October 6, 2022Inventors: Anthony Chiu, Robert Charles Dry, Mihir Roy
-
Patent number: 9711441Abstract: Embodiments are directed to semiconductor packaging having reduced sized plated through hole (PTH) pads by eliminating the margin of the pad-to-PTH alignment and enabling finer traces on the core of the substrate.Type: GrantFiled: December 8, 2015Date of Patent: July 18, 2017Assignee: Intel CorporationInventors: Debendra Mallik, Mihir Roy
-
Publication number: 20160155694Abstract: Embodiments are directed to semiconductor packaging having reduced sized plated through hole (PTH) pads by eliminating the margin of the pad-to-PTH alignment and enabling finer traces on the core of the substrate.Type: ApplicationFiled: December 8, 2015Publication date: June 2, 2016Applicant: Intel CorporationInventors: Debendra Mallik, Mihir Roy
-
Patent number: 9210809Abstract: Embodiments are directed to semiconductor packaging having reduced sized plated through hole (PTH) pads by eliminating the margin of the pad-to-PTH alignment and enabling finer traces on the core of the substrate.Type: GrantFiled: December 5, 2013Date of Patent: December 8, 2015Assignee: Intel CorporationInventors: Debendra Mallik, Mihir Roy
-
Publication number: 20140098506Abstract: Embodiments are directed to semiconductor packaging having reduced sized plated through hole (PTH) pads by eliminating the margin of the pad-to-PTH alignment and enabling finer traces on the core of the substrate.Type: ApplicationFiled: December 5, 2013Publication date: April 10, 2014Inventors: Debendra Mallik, Mihir Roy
-
Publication number: 20130189812Abstract: In some embodiments, coaxial plated through holes (PTH) for robust electrical performance are presented. in this regard, an apparatus is introduced comprising an integrated circuit device and a substrate coupled with the integrated circuit device, wherein the substrate includes: a plated through hole, the plated through hole filled with dielectric material and a coaxial copper wire, and conductive traces to separately route the plated through hole and the coaxial copper wire. Other embodiments are also disclosed.Type: ApplicationFiled: July 23, 2012Publication date: July 25, 2013Inventors: Mihir Roy, Mahadevan Suryakumar, Yonggang Li
-
Patent number: 8227706Abstract: In some embodiments, coaxial plated through holes (PTH) for robust electrical performance are presented. In this regard, an apparatus is introduced comprising an integrated circuit device and a substrate coupled with the integrated circuit device, wherein the substrate includes: a plated through hole, the plated through hole filled with dielectric material and a coaxial copper wire, and conductive traces to separately route the plated through hole and the coaxial copper wire. Other embodiments are also disclosed and claimed.Type: GrantFiled: December 31, 2008Date of Patent: July 24, 2012Assignee: Intel CorporationInventors: Mihir Roy, Mahadevan Suryakumar, Yonggang Li
-
Publication number: 20100163295Abstract: In some embodiments, coaxial plated through holes (PTH) for robust electrical performance are presented. In this regard, an apparatus is introduced comprising an integrated circuit device and a substrate coupled with the integrated circuit device, wherein the substrate includes: a plated through hole, the plated through hole filled with dielectric material and a coaxial copper wire, and conductive traces to separately route the plated through hole and the coaxial copper wire. Other embodiments are also disclosed and claimed.Type: ApplicationFiled: December 31, 2008Publication date: July 1, 2010Inventors: Mihir Roy, Mahadevan Suryakumar, Yonggang Li
-
Publication number: 20090321932Abstract: A thin die Package Substrate is described that may be produced using existing chemistry. In one example, a package substrate is built over a support material. A dry film photoresist layer is formed over the package substrate. The support material is removed from the package substrate. The dry film photoresist layer is removed from the substrate and the substrate is finished for use with a package.Type: ApplicationFiled: June 30, 2008Publication date: December 31, 2009Inventors: Javier Soto Gonzalez, Tao Wu, Pallavi Alur, Mihir Roy, Sheng Li, Reynaldo Olmedo