Patents by Inventor Mikhail Svoiski

Mikhail Svoiski has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9866239
    Abstract: Embodiments of methods and systems for BMC decoding are described. In an embodiment, a method for BMC decoding involves performing a unit interval estimation of a BMC encoded bit stream, locating a bit boundary of the BMC encoded bit stream based on the unit interval estimation and a known sequence in a preamble of the BMC encoded bit stream, and measuring a time duration across multiple bit transitions from the bit boundary and decoding the BMC encoded bit stream based on the time duration and the unit interval estimation.
    Type: Grant
    Filed: November 29, 2016
    Date of Patent: January 9, 2018
    Assignee: NXP B.V.
    Inventors: Ronald Dean Smith, Xu Zhang, Mikhail Svoiski, Jason Ryan Ferguson
  • Patent number: 8896356
    Abstract: A ramp output control device includes a driver configured to receive at least two inputs from a microcontroller. The driver includes a time duration register configured to store a current clock count until a preset time duration is reached. The driver also includes a ramp output register configured to store a current output value at an output of the device. The driver also includes a calculation block configured to determine whether to increase the current output value at the output based on the at least two inputs.
    Type: Grant
    Filed: October 22, 2013
    Date of Patent: November 25, 2014
    Assignee: NXP B.V.
    Inventor: Mikhail Svoiski
  • Patent number: 7886176
    Abstract: Circuits for measuring a clock signal include a variable digital delay line that is configured to delay the clock signal by variable amounts in response to variable values of a digital control word that are applied thereto, to produce a variably delayed clock signal. A capture stage is responsive to the variably delayed clock signal and to the clock signal to capture a logic state of the variably delayed clock signal during transitions of the clock signal. A controller is configured to generate the variable values of the digital control word that are applied to the variable digital delay line and to identify a value of the digital control word in response to the capture stage capturing a change in the logic state of the variably delayed clock signal during a transition of the clock signal. Related methods and memory devices are also described.
    Type: Grant
    Filed: September 24, 2007
    Date of Patent: February 8, 2011
    Assignee: Integrated Device Technology, Inc.
    Inventor: Mikhail Svoiski
  • Patent number: 7558151
    Abstract: The reliable capture of data from a DDR-2 memory device can be provided using timing signals provided by the DDR-2 memory device in conjunction with enable signals generated there from. The reliable capture of data from the DDR-2 DRAM can be used to extend the data valid window for which the captured data is provided to a system that is in communication with the memory controller. Extending the data valid window can enable the generation of a data valid strobe signal (that is synchronous with a system clock used to operate the system), which satisfies all timing requirements associated with interfacing the DDR-2 memory device to the system over a wide variation of process, voltage, and temperature.
    Type: Grant
    Filed: September 25, 2007
    Date of Patent: July 7, 2009
    Assignee: Integrated Device Technology, Inc.
    Inventor: Mikhail Svoiski