Patents by Inventor Mikiro Okada

Mikiro Okada has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5953244
    Abstract: A semiconductor memory is arranged so that a first memory cell array is provided on one side of a set of a row decoder and word line driving circuits, while a second memory cell array is provided on an opposite side thereof. In the semiconductor memory thus arranged, the first memory cell array has less memory cells so that the first memory cell array has shorter word lines, so that more speedy access to a top data is achieved. By doing so, the access to the top address is made speedy in the high access mode such as the page mode or the serial access mode, with no increase in chip areas in the semiconductor memory and no increase in power consumption.
    Type: Grant
    Filed: November 21, 1997
    Date of Patent: September 14, 1999
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Mikiro Okada, Koji Komatsu
  • Patent number: 5398212
    Abstract: A semiconductor memory device according to the present invention includes: a memory cell array including (2.sup.n +m) memory cells, wherein n and m are integers satisfying the relationship 2.sup.n <2.sup.n +m<2.sup.n+1 ; an address decoder for receiving an address signal of (n+l) bits and for specifying one of the (2.sup.
    Type: Grant
    Filed: March 30, 1994
    Date of Patent: March 14, 1995
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Koji Imura, Mikiro Okada, Yukimine Shimada
  • Patent number: 5280442
    Abstract: A read-only memory includes columns of memory cell arrays, a plurality of banks formed by dividing each column of the memory cell arrays along the columns, sub-bit lines disposed between adjacent banks situated along the rows and connected to a transistor of each memory cell, and main-bit lines disposed between every two other columns of the memory cell arrays and extending along the columns, wherein the sub-bit lines are divided into sets of three sub-bit lines connected to a pair of adjacent banks situated along the rows, and one end of each center sub-bit line being connected to a first main-bit line through a first selector transistor, the first main-bit line passing through one side of the set to which the center bit-line belongs, and the other end of the sub-bit line being connected to a second main-bit line through a second selector transistor, the second main-bit line passing through the other side of the set to which the center sub-bit line belongs, the two outer sub-bit lines being directly connecte
    Type: Grant
    Filed: October 22, 1991
    Date of Patent: January 18, 1994
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yasuhiro Hotta, Mikiro Okada
  • Patent number: 4974042
    Abstract: A matrix type semiconductor memory device with a higher complexity is provided which includes a p-type (or an n-type) semiconductor substrate, a plurality of n-type (or p-type) semiconductor regions formed as strips that are arranged in parallel at predetermined spacings in the surface of the substrate, the semiconductor regions provide alternating source regions and drain regions which define gate regions between the alternating regions, a first gate insulating film formed in a plurality of strips on the surface of the substrate at predetermined spacings which intersect the plurality of semiconductor regions, a plurality of first gate electrodes formed on each of the strips of the first gate insulating film, a second gate insulating film formed in a plurality of portions on the exposed surfaces of the substrate between the strips of first gate insulating film, and a plurality of second gate electrodes formed on each of the portions of the second gate insulating film without contacting the first gate electrod
    Type: Grant
    Filed: July 27, 1988
    Date of Patent: November 27, 1990
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Tsutomu Ashida, Mikiro Okada
  • Patent number: 4709168
    Abstract: A reference voltage generating circuit comprises a depletion type MOS transistor of which the gate and the drain are connected to a power source and an enhancement type MOS transistor of which the gate and the drain are connected to the source of the depletion type MOS transistor through a junction from which a reference voltage is outputted. This reference voltage is adapted to be applied to the gate of an enhancement type MOS transistor in a load circuit composed of enhancement/depletion MOS transistors and serving to drive a logical circuit.
    Type: Grant
    Filed: August 20, 1985
    Date of Patent: November 24, 1987
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Setsufumi Kamuro, Mikiro Okada
  • Patent number: 4694393
    Abstract: A peripheral unit for a microprocessor system connected to a microprocessor comprises means for selecting whether an operation of the peripheral unit is to be halted in response to an inputted signal, and means for prohibiting the supply of a signal for activating the peripheral unit in response to the output of the selecting means. The peripheral unit, further, comprises means for canceling the operation of the prohibiting means to supply the signal for activating the peripheral unit in response to a second inputted signal. The peripheral unit and the microprocessor are constructed of CMOS transistors.
    Type: Grant
    Filed: June 11, 1984
    Date of Patent: September 15, 1987
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Takaaki Hirano, Setsufumi Kamuro, Akira Yamaguchi, Junichi Tanimoto, Mikiro Okada
  • Patent number: 4630295
    Abstract: A serial input/output device includes a CMOS shift register having a plurality of D-type flip-flops. A detection circuit is associated with the CMOS shift register in order to detect whether the transfer data exists in the CMOS shift register. A gate circuit is provided for applying a transfer clock signal to the CMOS shift register only when the transfer data exists in the CMOS shift register, thereby minimizing the power consumption.
    Type: Grant
    Filed: July 24, 1984
    Date of Patent: December 16, 1986
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Setsufumi Kamuro, Takaaki Hirano, Mikiro Okada