Patents by Inventor Milind G. Weiling

Milind G. Weiling has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5403780
    Abstract: Void-free planarization of sub-micron and deep sub-micron semiconductor devices results from depositing a layer of silicon-enriched oxide over a conventionally fabricated device and its metal traces. Conventional layers of TEOS-based oxide and SOG are then applied over the layer of silicon-enriched oxide. The silicon-enriched oxide has an index of refraction of at least about 1.50, a dangling bond density of about 10.sup.17 /cm.sup.3, and is typically about 1,000 .ANG. to 2,000 .ANG. thick. Because it is relatively deficient in oxygen atoms, the silicon-enriched oxide releases relatively few oxygen atoms when exposed by the etching process and does not greatly accelerate the SOG etch rate. Further, the silicon-enriched oxide itself has an etch rate that is only about 75% that of stoichiometric TEOS-based oxide. As such, the silicon-enriched oxide acts as a buffer that slows the etch-back process as the etching approaches the level of the metal traces, thus protecting the metal traces against exposure.
    Type: Grant
    Filed: June 4, 1993
    Date of Patent: April 4, 1995
    Inventors: Vivek Jain, Milind G. Weiling, Dipankar Pramanik