Patents by Inventor Milton L. Buschbom

Milton L. Buschbom has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7514292
    Abstract: An integrated circuit (IC) chip, mounted on a leadframe, has a network of power distribution lines deposited on the surface of the chip so that these lines are located over active components of the IC, connected vertically by metal-filled vias to selected active components below the lines, and also by conductors to segments of the leadframe. Furthermore, the lines are fabricated with a sheet resistance of less than 1.5 m?/ยท and the majority of the lines is patterned as straight lines between the vias and the conductors, respectively.
    Type: Grant
    Filed: October 6, 2006
    Date of Patent: April 7, 2009
    Assignee: Texas Instruments Incorporated
    Inventors: Taylor R Efland, Milton L Buschbom, Sameer Pendharkar
  • Patent number: 7135759
    Abstract: An integrated circuit (IC) chip, mounted on a leadframe, has a network of power distribution lines deposited on the surface of the chip so that these lines are located over active components of the IC, connected vertically by metal-filled vias to selected active components below the lines, and also by conductors to segments of the leadframe. Furthermore, the lines are fabricated with a sheet resistance of less than 1.5 m?/? and the majority of the lines is patterned as straight lines between the vias and the conductors, respectively.
    Type: Grant
    Filed: October 22, 2001
    Date of Patent: November 14, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Taylor R. Efland, Milton L. Buschbom, Sameer Pendharkar
  • Patent number: 6916689
    Abstract: A semiconductor device has passive components integrated with the circuit and encapsulated in a plastic package for solder ball or leaded attachment. A plastic chip-scale semiconductor device has a substrate made of a plurality of patterned insulating layers alternating with patterned electrically conductive layers, the layers mutually adhering to form the substrate. The layers include a plurality of passive electrical components, such as capacitors, inductors, and resistors, and routing lines. Most routing lines terminate in a first plurality of bondable contact pads and a second plurality of solderable contact pads. The components and lines form a web and are configured mostly in a narrow peripheral band at least partially around a central substrate area, and are operable with high performance in conjunction with an integrated circuit (IC) chip.
    Type: Grant
    Filed: April 21, 2003
    Date of Patent: July 12, 2005
    Assignee: Texas Instruments Incorporated
    Inventors: Samuel D. Pritchett, Anthony L. Coyle, Milton L. Buschbom
  • Patent number: 6683380
    Abstract: An integrated circuit device (10) with a bonding surface (12) directly over its active circuitry, and a method of making such integrated circuits (FIGS. 2A-2E). To make the bonding surface (12), a wafer (20) is provided with vias (24) to its metallization layer (21) and then coated with a seed metal layer (25). A plating pattern (26) is formed on the wafer (20), exposing portions of the seed metal layer (25) and blocking the rest of the seed metal layer (25). These exposed portions are plated with successive metal layers (27, 28, 29), thereby forming a bonding surface (12) having a number of layered stacks (200) that fill the vias (24). The plating pattern and the nonplated portions of the seed metal layer (25) are then removed.
    Type: Grant
    Filed: July 10, 2002
    Date of Patent: January 27, 2004
    Assignee: Texas Instruments Incorporated
    Inventors: Taylor R. Efland, Donald C. Abbott, Walter Bucksch, Marco Corsi, Chi-Cheong Shen, John P. Erdeljac, Louis N. Hutter, Quang X. Mai, Konrad Wagensohner, Charles E. Williams, Milton L. Buschbom
  • Publication number: 20030205400
    Abstract: A semiconductor device has passive components integrated with the circuit and encapsulated in a plastic package for solder ball or leaded attachment. A plastic chip-scale semiconductor device has a substrate made of a plurality of patterned insulating layers alternating with patterned electrically conductive layers, the layers mutually adhering to form the substrate. The layers comprise a plurality of passive electrical components, such as capacitors, inductors, and resistors, and routing lines. Most routing line terminates in a first plurality of bondable contact pads and a second plurality of solderable contact pads. The components and lines form a web and are configured mostly in a narrow peripheral band at least partially around a central substrate area, and are operable with high performance in conjunction with an integrated circuit (IC) chip.
    Type: Application
    Filed: April 21, 2003
    Publication date: November 6, 2003
    Inventors: Samuel D. Pritchett, Anthony L. Coyle, Milton L. Buschbom
  • Patent number: 6586676
    Abstract: A semiconductor device has passive components integrated with the circuit and encapsulated in a plastic package for solder ball or leaded attachment. A plastic chip-scale semiconductor device has a substrate made of a plurality of patterned insulating layers alternating with patterned electrically conductive layers, the layers mutually adhering to form the substrate. The layers include a plurality of passive electrical components, such as capacitors, inductors, and resistors, and routing lines. Most routing lines terminate in a first plurality of bondable contact pads and a second plurality of solderable contact pads. The components and lines form a web and are configured mostly in a narrow peripheral band at least partially around a central substrate area, and are operable with high performance in conjunction with an integrated circuit (IC) chip.
    Type: Grant
    Filed: May 15, 2001
    Date of Patent: July 1, 2003
    Assignee: Texas Instruments Incorporated
    Inventors: Samuel D. Pritchett, Anthony L. Coyle, Milton L. Buschbom
  • Publication number: 20030036256
    Abstract: An integrated circuit device (10) with a bonding surface (12) directly over its active circuitry, and a method of making such integrated circuits (FIGS. 2A-2E). To make the bonding surface (12), a wafer (20) is provided with vias (24) to its metallization layer (21) and then coated with a seed metal layer (25). A plating pattern (26) is formed on the wafer (20), exposing portions of the seed metal layer (25) and blocking the rest of the seed metal layer (25). These exposed portions are plated with successive metal layers (27, 28, 29), thereby forming a bonding surface (12) having a number of layered stacks (200) that fill the vias (24). The plating pattern and the nonplated portions of the seed metal layer (25) are then removed.
    Type: Application
    Filed: July 10, 2002
    Publication date: February 20, 2003
    Inventors: Taylor R. Efland, Donald C. Abbott, Walter Bucksch, Marco Corsi, Chi-Cheong Shen, John P. Erdeljac, Louis N. Hutter, Quang X. Mai, Konrad Wagensohner, Charles E. Williams, Milton L. Buschbom
  • Publication number: 20020084521
    Abstract: The structure and method of a Ball-Grid Array or Land-Grid Array plastic integrated circuit (IC) device are described, which have gold bumps on the chip contact pads, spaced apart by less than 100 &mgr;m center to center, flip-chip attached to a thin-film plastic substrate. An overmold package provides stability for solder ball attachment to outside parts (FIG. 1). An optional non-conductive polymer adhesive, used as a bump underfill, provides additional package rigidity.
    Type: Application
    Filed: November 16, 2001
    Publication date: July 4, 2002
    Inventors: Anthony L. Coyle, Milton L. Buschbom
  • Publication number: 20020084516
    Abstract: An integrated circuit (IC) chip, mounted on a leadframe, has a network of power distribution lines deposited on the surface of the chip so that these lines are located over active components of the IC, connected vertically by metal-filled vias to selected active components below the lines, and also by conductors to segments of the leadframe. Furthermore, the lines are fabricated with a sheet resistance of less than 1.5 m&OHgr;/and the majority of the lines is patterned as straight lines between the vias and the conductors, respectively.
    Type: Application
    Filed: October 22, 2001
    Publication date: July 4, 2002
    Inventors: Taylor R. Efland, Milton L. Buschbom, Sameer Pendharkar
  • Publication number: 20020015292
    Abstract: A semiconductor device has passive components integrated with the circuit and encapsulated in a plastic package for solder ball or leaded attachment. A plastic chip-scale semiconductor device has a substrate made of a plurality of patterned insulating layers alternating with patterned electrically conductive layers, the layers mutually adhering to form the substrate. The layers comprise a plurality of passive electrical components, such as capacitors, inductors, and resistors, and routing lines. Most routing line terminates in a first plurality of bondable contact pads and a second plurality of solderable contact pads. The components and lines form a web and are configured mostly in a narrow peripheral band at least partially around a central substrate area, and are operable with high performance in conjunction with an integrated circuit (IC) chip.
    Type: Application
    Filed: May 15, 2001
    Publication date: February 7, 2002
    Inventors: Samuel D. Pritchett, Anthony L. Coyle, Milton L. Buschbom
  • Patent number: 5982186
    Abstract: A method and apparatus are provided for integrated circuit testing applications. One aspect of the invention is a contactor (10) for test applications. The contactor (10) comprises a membrane carrier (12) having at least one contact (16) on the surface of the carrier (12) electrically connected to at least one terminal (18) on the carrier (12). A pin (14) is metallically bonded to the terminal (18).
    Type: Grant
    Filed: September 27, 1996
    Date of Patent: November 9, 1999
    Assignee: Texas Instruments Incorporated
    Inventor: Milton L. Buschbom
  • Patent number: 5892274
    Abstract: The invention is to a combination of a semiconductor device and a ground plane on a printed wiring board to provide a controlled impedance signal lead. A printed wiring board has a ground plane layer, and a semiconductor device having a down-set, or deep down-set, lead frame die mounting pad is mounted on the printed wiring board above the ground plane layer. The leads of the semiconductor device form a transmission line in combination with the ground plane, when the leads are placed a controlled distance above the ground plane.
    Type: Grant
    Filed: July 24, 1997
    Date of Patent: April 6, 1999
    Assignee: Texas Instruments Incorporated
    Inventor: Milton L. Buschbom
  • Patent number: 5834335
    Abstract: A method is disclosed for making a non-metallurgical connection between an integrated circuit (16) and either a circuit board (12) or second integrated circuit. In one embodiment, an electrical connection is formed between terminals (28) of an integrated circuit (16) and pads (20) on a circuit board (12) without metallurgically connecting the terminals (28) and pads (20). The integrated circuit (16) can be in either packaged or die form. A clamping mechanism (18, 36) attached to the circuit board (12) clamps the integrated circuit (16) to the circuit board (12).
    Type: Grant
    Filed: September 27, 1996
    Date of Patent: November 10, 1998
    Assignee: Texas Instruments Incorporated
    Inventor: Milton L. Buschbom