Patents by Inventor Min-Ho O

Min-Ho O has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140048318
    Abstract: Disclosed herein is a composition, including a fluorine-based polymer or a perfluoropolyether (PFPE) derivative and a PFPE-miscible polymer, an anti-oxide film and electronic component including the same, and methods of forming an anti-oxide film and an electronic component. Use of the composition may achieve formation of an anti-oxide film through a solution process and electronic components using a metal having increased conductivity and decreased production costs.
    Type: Application
    Filed: October 25, 2013
    Publication date: February 20, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jung Seok HAHN, Jong Baek SEON, Euk Che HWANG, Jong Ho LEE, Min Ho O.
  • Patent number: 7888785
    Abstract: A device includes a base substrate, a package including an encapsulated die, the package at least partially embedded in the base substrate, and a wiring portion on the package and extending across at least a portion of the base substrate adjacent to the package.
    Type: Grant
    Filed: July 18, 2008
    Date of Patent: February 15, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Eun-Chul Ahn, Min-Ho O, Jong Ho Lee
  • Patent number: 7626254
    Abstract: A semiconductor package using a chip-embedded interposer substrate is provided. The chip-embedded interposer substrate includes a chip including a plurality of chip pads; a substrate having the chip mounted thereon and including a plurality of redistribution pads for redistributing the chip pads; bonding wires for connecting the chip pads to the redistribution pads; a protective layer having via holes for exposing the redistribution pads while burying the chip and the substrate; and vias connected to the redistribution pads through the via holes. The semiconductor package including chips of various sizes is fabricated using the chip-embedded interposer substrate.
    Type: Grant
    Filed: May 15, 2008
    Date of Patent: December 1, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Min-Ho O, Jong-Ho Lee, Eun-Chul Ahn, Pyoung-Wan Kim
  • Publication number: 20090197090
    Abstract: Disclosed herein is a composition, including a fluorine-based polymer or a perfluoropolyether (PFPE) derivative and a PFPE-miscible polymer, an anti-oxide film and electronic component including the same, and methods of forming an anti-oxide film and an electronic component. Use of the composition may achieve formation of an anti-oxide film through a solution process and electronic components using a metal having increased conductivity and decreased production costs.
    Type: Application
    Filed: June 13, 2008
    Publication date: August 6, 2009
    Inventors: Jung Seok Hahn, Jong Baek Seon, Euk Che Hwang, Jong Ho Lee, Min Ho O
  • Publication number: 20090115069
    Abstract: A semiconductor chip package having a molding layer is provided. The semiconductor chip package includes a semiconductor chip, a plurality of external connection terminals, and the molding layer. The semiconductor chip comprises a backside surface, side surfaces, and an active surface having a plurality of chip pads disposed thereon. The molding layer substantially covers the backside surface, the side surfaces, and the active surface of the semiconductor chip and defines at least one opening exposing a portion of the backside surface of the semiconductor chip. A multi-chip package including the semiconductor chip package and a method of manufacturing the semiconductor chip package are also provided.
    Type: Application
    Filed: July 14, 2008
    Publication date: May 7, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young-Lyong KIM, Jong-Ho LEE, Min-Ho O
  • Publication number: 20090065920
    Abstract: A device includes a base substrate, a package including an encapsulated die, the package at least partially embedded in the base substrate, and a wiring portion on the package and extending across at least a portion of the base substrate adjacent to the package.
    Type: Application
    Filed: July 18, 2008
    Publication date: March 12, 2009
    Inventors: Eun-Chul Ahn, Min-Ho O, Jong Ho Lee
  • Publication number: 20080308935
    Abstract: Provided are a semiconductor chip package, a semiconductor package, and a method of fabricating the same. In some embodiments, the semiconductor chip packages includes a semiconductor chip including an active surface, a rear surface, and side surfaces, bump solder balls provided on bonding pads formed on the active surface, and a molding layer provided to cover the active surface and expose portions of the bump solder balls. The molding layer between adjacent bump solder balls may have a meniscus concave surface, where a height from the active surface to an edge of the meniscus concave surface contacting the bump solder ball is about a 1/7 length of the maximum diameter of a respective bump solder ball at below or above a section of the bump solder ball having the maximum diameter.
    Type: Application
    Filed: June 18, 2008
    Publication date: December 18, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young-Lyong KIM, Eun-Chul AHN, Jong-Ho LEE, Cheul-Joong YOUN, Min-Ho O, Tae-Sung YOON, Cheol-Joon YOO
  • Publication number: 20080283996
    Abstract: A semiconductor package using a chip-embedded interposer substrate is provided. The chip-embedded interposer substrate includes a chip including a plurality of chip pads; a substrate having the chip mounted thereon and including a plurality of redistribution pads for redistributing the chip pads; bonding wires for connecting the chip pads to the redistribution pads; a protective layer having via holes for exposing the redistribution pads while burying the chip and the substrate; and vias connected to the redistribution pads through the via holes. The semiconductor package including chips of various sizes is fabricated using the chip-embedded interposer substrate.
    Type: Application
    Filed: May 15, 2008
    Publication date: November 20, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Min-Ho O, Jong-Ho LEE, Eun-Chul AHN, Pyoung-Wan KIM
  • Publication number: 20080265432
    Abstract: A multi-chip package includes a mounting substrate, a first semiconductor chip, a second semiconductor chip, a reinforcing member, conductive wires and an encapsulant. The first semiconductor chip is disposed on the mounting substrate. The second semiconductor chip is disposed on the first semiconductor chip. An end portion of the second semiconductor chip protrudes from a side portion of the first semiconductor chip. A reinforcing member is disposed on an overlapping region of the second semiconductor chip where the second semiconductor chip overlaps with the side portion of the first semiconductor chip such that the reinforcing member decreases downward bending of the second semiconductor chip from the side portion of the first semiconductor chip. The conductive wires electrically connect the first and second semiconductor chips to the mounting substrate. The encapsulant is disposed on the mounting substrate to cover the first and second semiconductor chips and the conductive wires.
    Type: Application
    Filed: April 30, 2008
    Publication date: October 30, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Min-Ho O, Eun-Chul AHN, Jong-Ho LEE, Pyoung-Wan KIM, Hyeon HWANG, Teak-Hoon LEE
  • Publication number: 20080124547
    Abstract: An insulation coated metal wire for wire bonding is provided. The insulation coated metal wire comprises a metal wire; and an insulating layer partially coated on the surface of the metal wire to allow a contact area of the insulating layer with bonding pads to be small. Accordingly, an insulating property is maintained and adhesion of the insulation coated metal wire with the pad is enhanced.
    Type: Application
    Filed: November 19, 2007
    Publication date: May 29, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Min-Ho O, Chan PARK