Patents by Inventor Ming-Chia Tai

Ming-Chia Tai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9431304
    Abstract: A semiconductor device having metal gates and methods of forming the same are disclosed. The method includes receiving a substrate, a dummy gate stack formed over the substrate, and a structure surrounding the dummy gate stack. The method further includes removing the dummy gate stack, resulting in a trench in the structure. The method further includes forming a gate dielectric layer in the trench; forming a barrier layer over the gate dielectric layer; forming an oxide layer over the barrier layer; and forming a work function metal layer over the oxide layer. In embodiments, the method further includes removing the work function metal layer by an etchant containing phosphoric acid, wherein the oxide layer prevents the etchant from etching the barrier layer.
    Type: Grant
    Filed: December 22, 2014
    Date of Patent: August 30, 2016
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Ju-Li Huang, Calvin Chiang, Ming-Chia Tai, Ming-Hsi Yeh, Chao-Cheng Chen
  • Publication number: 20160181163
    Abstract: A semiconductor device having metal gates and methods of forming the same are disclosed. The method includes receiving a substrate, a dummy gate stack formed over the substrate, and a structure surrounding the dummy gate stack. The method further includes removing the dummy gate stack, resulting in a trench in the structure. The method further includes forming a gate dielectric layer in the trench; forming a barrier layer over the gate dielectric layer; forming an oxide layer over the barrier layer; and forming a work function metal layer over the oxide layer. In embodiments, the method further includes removing the work function metal layer by an etchant containing phosphoric acid, wherein the oxide layer prevents the etchant from etching the barrier layer.
    Type: Application
    Filed: December 22, 2014
    Publication date: June 23, 2016
    Inventors: Ju-Li Huang, Calvin Chiang, Ming-Chia Tai, Ming-Hsi Yeh, Chao-Cheng Chen
  • Publication number: 20160104704
    Abstract: A semiconductor device structure is provided. The semiconductor device structure includes a substrate, a first fin structure and a second fin structure disposed over the substrate. The semiconductor device structure includes a first gate stack overlapping the first fin structure. The first gate stack has a first width. The first gate stack includes a first work function layer. A first top surface of the first work function layer is positioned above the first fin structure by a first distance. The semiconductor device structure includes a second gate stack disposed overlapping the second fin structure. The first width is less than a second width of the second gate stack. A second top surface of a second work function layer of the second gate stack is positioned above the second fin structure by a second distance. The first distance is less than the second distance.
    Type: Application
    Filed: October 8, 2014
    Publication date: April 14, 2016
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD
    Inventors: Wen-Han FANG, Chang-Yin CHEN, Ming-Chia TAI, Po-Chi WU
  • Patent number: 9276089
    Abstract: Methods for forming a semiconductor device and a FinFET device are disclosed. A method comprises forming a dummy gate electrode layer over a substrate, the dummy gate electrode layer having a first height, forming a first etch stop layer on the dummy gate electrode layer, forming a first hard mask layer on the first etch stop layer, and patterning the first hard mask layer. The method further comprises patterning the first etch stop layer to align with the patterned first hard mask layer, and patterning the gate electrode layer to form a dummy gate electrode, the dummy gate electrode aligning with the patterned first etch stop layer, wherein after the patterning the gate electrode layer the first hard mask layer has a vertical sidewall of a second height, the second height being less than the first height, and the first hard mask layer having a rounded top surface.
    Type: Grant
    Filed: July 31, 2015
    Date of Patent: March 1, 2016
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yu Chao Lin, Tzu-Yen Hsieh, Ming-Chia Tai, Chao-Cheng Chen
  • Publication number: 20150340474
    Abstract: Methods for forming a semiconductor device and a FinFET device are disclosed. A method comprises forming a dummy gate electrode layer over a substrate, the dummy gate electrode layer having a first height, forming a first etch stop layer on the dummy gate electrode layer, forming a first hard mask layer on the first etch stop layer, and patterning the first hard mask layer. The method further comprises patterning the first etch stop layer to align with the patterned first hard mask layer, and patterning the gate electrode layer to form a dummy gate electrode, the dummy gate electrode aligning with the patterned first etch stop layer, wherein after the patterning the gate electrode layer the first hard mask layer has a vertical sidewall of a second height, the second height being less than the first height, and the first hard mask layer having a rounded top surface.
    Type: Application
    Filed: July 31, 2015
    Publication date: November 26, 2015
    Inventors: Yu Chao Lin, Tzu-Yen Hsieh, Ming-Chia Tai, Chao-Cheng Chen
  • Patent number: 9147679
    Abstract: A method of fabricating a semiconductor integrated circuit (IC) is disclosed. The method includes receiving a semiconductor device, patterning a first hard mask to form a first recess in a high-resistor (Hi-R) stack, removing the first hard mask, forming a second recess in the Hi-R stack, forming a second hard mask in the second recess in the Hi-R stack. A HR can then be formed in the semiconductor substrate by the second hard mask and a gate trench etch.
    Type: Grant
    Filed: March 31, 2014
    Date of Patent: September 29, 2015
    Assignee: Taiwan Semiconductor Manufacturing Company, ltd.
    Inventors: Tzu-Yen Hsieh, Ming-Ching Chang, Yuan-Sheng Huang, Ming-Chia Tai, Chao-Cheng Chen
  • Patent number: 9123743
    Abstract: Methods for forming a semiconductor device and a FinFET device are disclosed. A method comprises forming a dummy gate electrode layer over a substrate, the dummy gate electrode layer having a first height, forming a first etch stop layer on the dummy gate electrode layer, forming a first hard mask layer on the first etch stop layer, and patterning the first hard mask layer. The method further comprises patterning the first etch stop layer to align with the patterned first hard mask layer, and patterning the gate electrode layer to form a dummy gate electrode, the dummy gate electrode aligning with the patterned first etch stop layer, wherein after the patterning the gate electrode layer the first hard mask layer has a vertical sidewall of a second height, the second height being less than the first height, and the first hard mask layer having a rounded top surface.
    Type: Grant
    Filed: March 8, 2013
    Date of Patent: September 1, 2015
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yu-Chao Lin, Tzu-Yen Hsieh, Ming-Chia Tai, Chao-Cheng Chen
  • Publication number: 20140284724
    Abstract: A method of fabricating a semiconductor integrated circuit (IC) is disclosed. The method includes receiving a semiconductor device, patterning a first hard mask to form a first recess in a high-resistor (Hi-R) stack, removing the first hard mask, forming a second recess in the Hi-R stack, forming a second hard mask in the second recess in the Hi-R stack. A HR can then be formed in the semiconductor substrate by the second hard mask and a gate trench etch.
    Type: Application
    Filed: March 31, 2014
    Publication date: September 25, 2014
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Tzu-Yen Hsieh, Ming-Ching Chang, Yuan-Sheng Huang, Ming-Chia Tai, Chao-Cheng Chen
  • Patent number: 8691655
    Abstract: A method of fabricating a semiconductor integrated circuit (IC) is disclosed. The method includes receiving a semiconductor device, patterning a first hard mask to form a first recess in a high-resistor (Hi-R) stack, removing the first hard mask, forming a second recess in the Hi-R stack, forming a second hard mask in the second recess in the Hi-R stack. A HR can then be formed in the semiconductor substrate by the second hard mask and a gate trench etch.
    Type: Grant
    Filed: May 15, 2012
    Date of Patent: April 8, 2014
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Tzu-Yen Hsieh, Ming-Ching Chang, Yuan-Sheng Huang, Ming-Chia Tai, Chao-Cheng Chen
  • Publication number: 20130309834
    Abstract: A method of fabricating a semiconductor integrated circuit (IC) is disclosed. The method includes receiving a semiconductor device, patterning a first hard mask to form a first recess in a high-resistor (Hi-R) stack, removing the first hard mask, forming a second recess in the Hi-R stack, forming a second hard mask in the second recess in the Hi-R stack. A HR can then be formed in the semiconductor substrate by the second hard mask and a gate trench etch.
    Type: Application
    Filed: May 15, 2012
    Publication date: November 21, 2013
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Tzu-Yen Hsieh, Ming-Ching Chang, Yuan-Sheng Huang, Ming-Chia Tai, Chao-Cheng Chen
  • Publication number: 20100162479
    Abstract: A portable hair-washing apparatus includes a washbasin, a container, a pumping unit and a showering unit. The washbasin includes an upper deck formed on a lower deck so that a chamber is defined between them. The upper deck includes a cavity separated from the chamber and an inlet pipe in communication with the chamber. A dirty-water drain extends from the upper deck. A clean-water drain extends from the lower deck. The container includes a cavity and an aperture in communication with the cavity thereof. The inlet pipe of the washbasin is in communication with the cavity of the container when the washbasin is located on the container. The pumping unit is in communication with the clean-water drain. The showering unit is in communication with the pumping unit. There are plugs for closing the inlet pipe, the dirty-water drain and the aperture, respectively.
    Type: Application
    Filed: December 31, 2008
    Publication date: July 1, 2010
    Inventor: MING-CHIA TAI
  • Patent number: 6538086
    Abstract: The present invention relates to a polymer with at least one pericyclic protective group such as 2-methyl-2-bicyclo[2,2,1]heptanyl. The resist composition containing the polymer can be used as a chemically amplified resist and exhibits strong etch resistance. In addition, a line-and-space pattern of 0.1 &mgr;m pitch can be resolved successfully using the resist composition.
    Type: Grant
    Filed: February 28, 2000
    Date of Patent: March 25, 2003
    Assignees: Industrial Technology Research Institute, Everlight Chemical Industrial Corporation
    Inventors: Sheng-Yueh Chang, Bang-Chein Ho, Jui-Fa Chang, Jian-Hong Chen, Ming-Chia Tai
  • Patent number: 6380339
    Abstract: The present invention relates to a silicon-containing vinyl copolymer which includes a maleic anhydride repeating unit, a norbornene repeating unit with an acid-labile group, and a vinyl repeating unit with a silicon-containing group. The silicon-containing vinyl copolymer is suitable for use as a top layer resist in a bilayer resist system.
    Type: Grant
    Filed: December 27, 2000
    Date of Patent: April 30, 2002
    Assignee: Industrial Technology Research Institute
    Inventors: Mao-Ching Fang, Ming-Chia Tai, Jui-Fa Chang, Ting-Chun Liu, Tzu-Yu Lin
  • Publication number: 20020042485
    Abstract: The present invention relates to a silicon-containing vinyl copolymer which includes a maleic anhydride repeating unit, a norbornene repeating unit with an acid-labile group, and a vinyl repeating unit with a silicon-containing group. The silicon-containing vinyl copolymer is suitable for use as a top layer resist in a bilayer resist system.
    Type: Application
    Filed: December 27, 2000
    Publication date: April 11, 2002
    Applicant: Industrial Technology Research Institute
    Inventors: Mao-Ching Fang, Ming-Chia Tai, Jui-Fa Chang, Ting-Chun Liu, Tzu-Yu Lin
  • Patent number: D672086
    Type: Grant
    Filed: November 1, 2011
    Date of Patent: December 4, 2012
    Inventor: Ming-Chia Tai