Patents by Inventor Ming-Dar Lei

Ming-Dar Lei has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6046103
    Abstract: A process for forming a borderless contact opening to an active device region, overlaid with a metal silicide layer, has been developed. The borderless contact opening is formed in a composite insulator layer, comprised with an overlying, thick ILD layer, and a thin, underlying silicon oxynitride layer. The thin silicon oxynitride layer, used as a etch stop layer, during the anisotropic RIE procedure used to form the borderless contact opening, is deposited at a temperature below 350.degree. C., to prevent agglomeration of the metal silicide layer.
    Type: Grant
    Filed: August 2, 1999
    Date of Patent: April 4, 2000
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Kong-Beng Thei, Ming-Dar Lei, Shou-Gwo Wuu
  • Patent number: 5510637
    Abstract: A method of forming a polycide-to-polysilicon capacitor with a low voltage coefficient and high linearity is described. A a first layer of polysilicon, having a suitable doping concentration, is deposited on the surface of the substrate and the field oxide regions. A layer of silicide is deposited over the polysilicon layer. The layer of silicide and the layer of polysilicon on the field oxide region are patterned, to form a polycide bottom plate of the capacitor. The polycide bottom plate is annealed. Sidewalls are formed on the sides of the polycide bottom plate. The polycide bottom plate is ion implanted in a vertical to produce the low voltage coefficient and high linearity. An interpoly dielectric layer is formed and patterned on the surface of the polycide bottom plate to act as a dielectric for the polycide-to-polysilicon capacitor. The interpoly dielectric layer is densified.
    Type: Grant
    Filed: February 13, 1995
    Date of Patent: April 23, 1996
    Assignee: United Microelectronics Corporation
    Inventors: Shun-Liang Hsu, Mou-Shiung Lin, Ming-Dar Lei
  • Patent number: 5393691
    Abstract: A method of forming a polycide-to-polysilicon capacitor with a low voltage coefficient and high linearity is described. A a first layer of polysilicon, having a suitable doping concentration, is deposited on the surface of the substrate and the field oxide regions. A layer of silicide is deposited over the polysilicon layer. The layer of silicide and the layer of polysilicon on the field oxide region are patterned, to form a polycide bottom plate of the capacitor. The polycide bottom plate is annealed. Sidewalls are formed on the sides of the polycide bottom plate. The polycide bottom plate is ion implanted in a vertical to produce the low voltage coefficient and high linearity. An interpoly dielectric layer is formed and patterned on the surface of the polycide bottom plate to act as a dielectric for the polycide-to-polysilicon capacitor. The interpoly dielectric layer is densified.
    Type: Grant
    Filed: July 28, 1993
    Date of Patent: February 28, 1995
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Shung-Liang Hsu, Mou-Shiung Lin, Ming-Dar Lei