Patents by Inventor Minoru Motoyoshi

Minoru Motoyoshi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8633684
    Abstract: To provide an LSI having a low power mode that can prevent an apparatus on which the LSI is mounted from resulting in performance degradation, etc. even when its electric power is not reduced in the low power mode. Devised is a circuit that instructs an operation mode and detects whether the LSI operates as specified by the mode, and that measures a current at the time of the low power mode in a pseudo manner and, if despite having shifted to the low power mode, the current is not reduced actually, issues an alarm signal.
    Type: Grant
    Filed: November 2, 2010
    Date of Patent: January 21, 2014
    Assignee: Hitachi, Ltd.
    Inventors: Masanao Yamaoka, Kenichi Osada, Minoru Motoyoshi, Tetsuya Fukuoka
  • Patent number: 8451050
    Abstract: Information technology equipment includes a circuit block, a local power source line for supplying a power source to the circuit block, a power source line, and a first transistor which is provided with a source-drain path thereof between the power source line and the local power source line, in which the first transistor is controlled to an OFF state in a first state, and is controlled to an ON state in a second state, and when the first state is shifted to the second state, the first transistor is controlled such that a rate of changing a current flowing in the source-drain path of the first transistor does not exceed a predetermined value.
    Type: Grant
    Filed: January 8, 2011
    Date of Patent: May 28, 2013
    Assignee: Hitachi, Ltd.
    Inventors: Masanao Yamaoka, Kenichi Osada, Minoru Motoyoshi, Tetsuya Fukuoka
  • Publication number: 20110221516
    Abstract: Information technology equipment includes a circuit block, a local power source line for supplying a power source to the circuit block, a power source line, and a first transistor which is provided with a source-drain path thereof between the power source line and the local power source line, in which the first transistor is controlled to an OFF state in a first state, and is controlled to an ON state in a second state, and when the first state is shifted to the second state, the first transistor is controlled such that a rate of changing a current flowing in the source-drain path of the first transistor does not exceed a predetermined value.
    Type: Application
    Filed: January 8, 2011
    Publication date: September 15, 2011
    Inventors: Masanao YAMAOKA, Kenichi Osada, Minoru Motoyoshi, Tetsuya Fukuoka
  • Publication number: 20110115474
    Abstract: To provide an LSI having a low power mode that can prevent an apparatus on which the LSI is mounted from resulting in performance degradation, etc. even when its electric power is not reduced in the low power mode. Devised is a circuit that instructs an operation mode and detects whether the LSI operates as specified by the mode, and that measures a current at the time of the low power mode in a pseudo manner and, if despite having shifted to the low power mode, the current is not reduced actually, issues an alarm signal.
    Type: Application
    Filed: November 2, 2010
    Publication date: May 19, 2011
    Inventors: Masanao Yamaoka, Kenichi Osada, Minoru Motoyoshi, Tetsuya Fukuoka
  • Patent number: 7629827
    Abstract: The semiconductor integrated circuit includes a first subordinate clock tree 802 and a second subordinate clock tree 803, wherein a clock is delayed by a variable delay circuit 805 and inputted into the second subordinate clock tree 803 so that the phases are matched each other of the output clocks from the end clock drivers with the same position in respective trees, thereby reducing clock skew.
    Type: Grant
    Filed: July 2, 2008
    Date of Patent: December 8, 2009
    Assignee: Hitachi, Ltd.
    Inventors: Tetsuya Fukuoka, Shigeru Nakahara, Minoru Motoyoshi
  • Patent number: 7612599
    Abstract: Clock skew can be reduced by suppressing fluctuation in wiring leads between the final stage clock buffers and the clock distribution circuit for supplying the clock. In view of attaining such reduction of clock skew, an upstream of the clock distribution circuit is formed in an H tree structure and the final stage is formed in a local fishbone structure. A plurality of main clock lines connected to the final stage buffer include a first main clock line and a second main clock line. The number of cell arrangement allowable rows where a plurality of first flip-flops for receiving the clock from the first main clock line are located is different from the number of cell arrangement allowable rows where a plurality first flip-flops for receiving the clock from the second main clock line are located.
    Type: Grant
    Filed: July 2, 2008
    Date of Patent: November 3, 2009
    Assignee: Hitachi, Ltd.
    Inventors: Minoru Motoyoshi, Yasuhiro Fujimura, Shigeru Nakahara
  • Publication number: 20090079488
    Abstract: Clock skew can be reduced by suppressing fluctuation in wiring leads between the final stage clock buffers and the clock distribution circuit for supplying the clock. In view of attaining such reduction of clock skew, an upstream of the clock distribution circuit is formed in an H tree structure and the final stage is formed in a local fishbone structure. A plurality of main clock lines connected to the final stage buffer include a first main clock line and a second main clock line. The number of cell arrangement allowable rows where a plurality of first flip-flops for receiving the clock from the first main clock line are located is different from the number of cell arrangement allowable rows where a plurality first flip-flops for receiving the clock from the second main clock line are located.
    Type: Application
    Filed: July 2, 2008
    Publication date: March 26, 2009
    Inventors: Minoru MOTOYOSHI, Yasuhiro Fujimura, Shigeru Nakahara
  • Publication number: 20090072877
    Abstract: The semiconductor integrated circuit includes a first subordinate clock tree 802 and a second subordinate clock tree 803, wherein a clock is delayed by a variable delay circuit 805 and inputted into the second subordinate clock tree 803 so that the phases are matched each other of the output clocks from the end clock drivers with the same position in respective trees, thereby reducing clock skew.
    Type: Application
    Filed: July 2, 2008
    Publication date: March 19, 2009
    Inventors: Tetsuya FUKUOKA, Shigeru Nakahara, Minoru Motoyoshi
  • Patent number: 4006044
    Abstract: A steel slab containing silicon for use as an electrical steel sheet and strip and having no blister occurrence in the final product manufactured by continuous casting, characterized in that said slab comprises 2.5 - 4.0 wt.% of silicon, less than 0.04% of aluminium, less than 3 ppm of hydrogen or less than 3 ppm of hydrogen together with less than 80 ppm of oxygen, and less than [Al(%) .times. 10.sup.3 + 50] ppm of nitrogen, with the remainder being essentially iron.
    Type: Grant
    Filed: April 1, 1975
    Date of Patent: February 1, 1977
    Assignee: Nippon Steel Corporation
    Inventors: Tatsuo Oya, Minoru Motoyoshi, Masfumi Okamoto, Kiyoshi Tanaka, Takayasu Sugiyama