Patents by Inventor Mirko Sauermann

Mirko Sauermann has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240103952
    Abstract: The present disclosure describes a device including an initiator, a target, a communication bus coupling the initiator to the target over a channel, a functional circuit, and an error logger circuit. The functional circuit is coupled to the channel and can perform a function associated with a transaction request from the initiator to the target. The functional circuit can include an error detection circuit to detect an error associated with the function performed by the functional circuit and to generate an error indicator signal to indicate that the error has been detected. The error logger circuit can be coupled to the functional circuit, in which the error logger circuit is configured to receive the error indicator signal from the error detection circuit and store information about the error.
    Type: Application
    Filed: November 30, 2022
    Publication date: March 28, 2024
    Applicant: Apple Inc.
    Inventors: Soeren SONNTAG, Vanja RADOS, Constantin Daniel CIORTESCU, Mirko SAUERMANN, Matthias HEINK
  • Patent number: 8880811
    Abstract: A data processing device is described with a memory and a first and a second data processing component. The first data processing component comprises a control memory comprising, for each memory region of a plurality of memory regions of the memory, an indication whether a data access to the memory region may be carried out by the first data processing component and a data access circuit configured to carry out a data access to a memory region of the plurality of memory regions if a data access to the memory region may be carried out by the first data processing component; and a setting circuit configured to set the indication for a memory region to indicate that a data access to the memory region may not be carried out by the first data processing component in response to the completion of a data access of the first data processing component to the memory region.
    Type: Grant
    Filed: June 27, 2011
    Date of Patent: November 4, 2014
    Assignee: Intel Mobile Communications GmbH
    Inventors: Mirko Sauermann, Alexander Schackow, Cyprian Grassmann, Ulrich Hachmann, Ronalf Kramer, Dominik Langen, Wolfgang Raab
  • Publication number: 20120331240
    Abstract: A data processing device is described with a memory and a first and a second data processing component. The first data processing component comprises a control memory comprising, for each memory region of a plurality of memory regions of the memory, an indication whether a data access to the memory region may be carried out by the first data processing component and a data access circuit configured to carry out a data access to a memory region of the plurality of memory regions if a data access to the memory region may be carried out by the first data processing component; and a setting circuit configured to set the indication for a memory region to indicate that a data access to the memory region may not be carried out by the first data processing component in response to the completion of a data access of the first data processing component to the memory region.
    Type: Application
    Filed: June 27, 2011
    Publication date: December 27, 2012
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Mirko Sauermann, Alexander Schackow, Cyprian Grassmann, Ulrich Hachmann, Ronalf Kramer, Dominik Langen, Wolfgang Raab
  • Patent number: 7386812
    Abstract: Logic basic cell and logic basic cell arrangement having a plurality of logic basic cells. A logic basic cell includes at least six data signal inputs, a first logic function block and a second logic function block, at least one logic function configuration input, a first multiplexer and a second multiplexer.
    Type: Grant
    Filed: November 22, 2004
    Date of Patent: June 10, 2008
    Assignee: Infineon Technologies AG
    Inventors: Jörg Gliese, Mirko Sauermann
  • Patent number: 7254679
    Abstract: Computer system for electronic data processing having programmable data transfer units used for transferring data from a first memory in which data is stored in a form of a multi-dimensional array to a second memory in such a way, that spatial or temporal locality for the transfer is established.
    Type: Grant
    Filed: August 4, 2004
    Date of Patent: August 7, 2007
    Assignee: Infineon Technologies AG
    Inventors: Mathias Richter, Mirko Sauermann
  • Publication number: 20060031652
    Abstract: Computer system for electronic data processing having programmable data transfer units used for transferring data from a first memory in which data is stored in a form of a multi-dimensional array to a second memory in such a way, that spatial or temporal locality for the transfer is established.
    Type: Application
    Filed: August 4, 2004
    Publication date: February 9, 2006
    Applicant: Infineon Technologies AG
    Inventors: Mathias Richter, Mirko Sauermann
  • Publication number: 20050140389
    Abstract: Logic basic cell and logic basic cell arrangement having a plurality of logic basic cells. A logic basic cell includes at least six data signal inputs, a first logic function block and a second logic function block, at least one logic function configuration input, a first multiplexer and a second multiplexer.
    Type: Application
    Filed: November 22, 2004
    Publication date: June 30, 2005
    Applicant: Infineon Technologies AG
    Inventors: Jorg Gliese, Mirko Sauermann