Patents by Inventor Mitsuhiro Togo

Mitsuhiro Togo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11967626
    Abstract: A field effect transistor includes at least one line trench extending downward from a top surface of a channel region which laterally surrounds or underlies the at least one line trench, a gate dielectric contacting all surfaces of the at least one line trench and including a planar gate dielectric portion that extends over an entirety of a top surface of the channel region, a gate electrode, a source region, and a drain region.
    Type: Grant
    Filed: September 14, 2021
    Date of Patent: April 23, 2024
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Mitsuhiro Togo, Takashi Kobayashi, Sudarshan Narayanan
  • Publication number: 20240063062
    Abstract: A transistor includes a first active region and a second active region separated by a semiconductor channel, a gate stack structure including a gate dielectric and a gate electrode overlying the semiconductor channel, a gate contact via structure overlying and electrically connected to the gate electrode and having a top surface located in a first horizontal plane, a first active-region contact via structure overlying and electrically connected to the first active region, and having a top surface located within a second horizontal plane that underlies the first horizontal plane, a first connection line structure contacting a top surface of the first active-region contact via structure, and a first connection via structure contacting a top surface of the first connection line structure and having a top surface within the first horizontal plane.
    Type: Application
    Filed: August 22, 2022
    Publication date: February 22, 2024
    Inventors: Kouta ONOGI, Kazutaka YOSHIZAWA, Hokuto KODATE, Mitsuhiro TOGO, Takahito FUJITA
  • Patent number: 11837640
    Abstract: A transistor includes a semiconductor substrate including a first active region, a second active region, and a semiconductor channel, a gate stack structure that overlies the semiconductor channel, a proximal dielectric material layer overlying the semiconductor substrate, laterally surrounding the gate stack structure, a distal dielectric material layer overlying the proximal dielectric material layer, and a first contact via structure contacting the first active region having a greater lateral extent at a level of the proximal dielectric material layer than at a level of the distal dielectric material layer.
    Type: Grant
    Filed: June 29, 2021
    Date of Patent: December 5, 2023
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Mitsuhiro Togo, Hiroshi Nakatsuji
  • Publication number: 20230389317
    Abstract: A semiconductor structure includes an alternating stack of first insulating layers and first electrically conductive layers, the first alternating stack having first stepped surfaces, at least one first metal oxide etch stop layer overlying and contacting the first stepped surfaces, a first stepped dielectric material portion overlying the at least one first metal oxide etch stop layer and the first stepped surfaces, a memory opening vertically extending through the first alternating stack, a memory opening fill structure located in the memory opening and containing a memory film and a vertical semiconductor channel, and an electrically conductive layer contact via structure vertically extending through the first stepped dielectric material portion and the at least one first metal oxide etch stop layer, and contacting a respective one of the first electrically conductive layers.
    Type: Application
    Filed: August 14, 2023
    Publication date: November 30, 2023
    Inventors: Mitsuhiro Togo, Fumiaki Toyama, Adarsh RAJASHEKHAR
  • Patent number: 11626397
    Abstract: At least one of a capacitor or a resistor structure can be formed concurrently with formation of a field effect transistor by patterning a gate dielectric layer into gate dielectric and into a first node dielectric or a first resistor isolation dielectric, and by patterning a semiconductor layer into a gate electrode and into a second electrode of a capacitor or a resistor strip. Contacts are then formed to the capacitor or resistor structure. Sidewall spacers may be formed on the gate electrode prior to patterning the capacitor or resistor contacts to reduce damage to the underlying capacitor or resistor layers.
    Type: Grant
    Filed: August 28, 2020
    Date of Patent: April 11, 2023
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Hokuto Kodate, Hiroyuki Ogawa, Dai Iwata, Mitsuhiro Togo
  • Publication number: 20230082824
    Abstract: A semiconductor structure includes a semiconductor substrate containing a shallow trench isolation structure that laterally surrounds a transistor active region, at least one line trench vertically extending into the semiconductor substrate, and a source region and a drain region located in the transistor active region. A contoured channel region continuously extends from the source region to the drain region underneath the at least one line trench. A gate dielectric contacts all surfaces of the at least one line trench and extends over an entirety of the contoured channel region. A gate electrode containing at least one fin portion overlies the gate dielectric.
    Type: Application
    Filed: December 27, 2021
    Publication date: March 16, 2023
    Inventors: Srinivas PULUGURTHA, Yanli ZHANG, Johann ALSMEIER, Mitsuhiro TOGO
  • Publication number: 20230079098
    Abstract: A field effect transistor includes at least one line trench extending downward from a top surface of a channel region which laterally surrounds or underlies the at least one line trench, a gate dielectric contacting all surfaces of the at least one line trench and including a planar gate dielectric portion that extends over an entirety of a top surface of the channel region, a gate electrode, a source region, and a drain region.
    Type: Application
    Filed: September 14, 2021
    Publication date: March 16, 2023
    Inventors: Mitsuhiro TOGO, Takashi KOBAYASHI, Sudarshan NARAYANAN
  • Publication number: 20230083560
    Abstract: A field effect transistor includes at least one line trench extending downward from a top surface of a channel region which laterally surrounds or underlies the at least one line trench, a gate dielectric contacting all surfaces of the at least one line trench and including a planar gate dielectric portion that extends over an entirety of a top surface of the channel region, a gate electrode, a source region, and a drain region.
    Type: Application
    Filed: September 14, 2021
    Publication date: March 16, 2023
    Inventors: Mitsuhiro TOGO, Takashi KOBAYASHI, Sudarshan NARAYANAN
  • Patent number: 11575015
    Abstract: A field effect transistor includes a source region and a drain region formed within and/or above openings in a dielectric capping mask layer overlying a semiconductor substrate and a gate electrode. A source-side silicide portion and a drain-side silicide portion are self-aligned to the source region and to the drain region, respectively.
    Type: Grant
    Filed: June 15, 2021
    Date of Patent: February 7, 2023
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Mitsuhiro Togo, Jun Akaiwa, Hiroshi Nakatsuji, Masashi Ishida
  • Publication number: 20220416037
    Abstract: A transistor includes a semiconductor substrate including a first active region, a second active region, and a semiconductor channel, a gate stack structure that overlies the semiconductor channel, a proximal dielectric material layer overlying the semiconductor substrate, laterally surrounding the gate stack structure, a distal dielectric material layer overlying the proximal dielectric material layer, and a first contact via structure contacting the first active region having a greater lateral extent at a level of the proximal dielectric material layer than at a level of the distal dielectric material layer.
    Type: Application
    Filed: June 29, 2021
    Publication date: December 29, 2022
    Inventors: Mitsuhiro TOGO, Hiroshi NAKATSUJI
  • Publication number: 20220399448
    Abstract: A field effect transistor includes a source region and a drain region formed within and/or above openings in a dielectric capping mask layer overlying a semiconductor substrate and a gate electrode. A source-side silicide portion and a drain-side silicide portion are self-aligned to the source region and to the drain region, respectively.
    Type: Application
    Filed: June 15, 2021
    Publication date: December 15, 2022
    Inventors: Mitsuhiro TOGO, Jun AKAIWA, Hiroshi NAKATSUJI, Masashi ISHIDA
  • Patent number: 11450768
    Abstract: A field effect transistor for a high voltage operation can include vertical current paths, which may include vertical surface regions of a pedestal semiconductor portion that protrudes above a base semiconductor portion. The pedestal semiconductor portion can be formed by etching a semiconductor material layer employing a gate structure as an etch mask. A dielectric gate spacer can be formed on sidewalls of the pedestal semiconductor portion. A source region and a drain region may be formed underneath top surfaces of the base semiconductor portion. Alternatively, epitaxial semiconductor material portions can be grown on the top surfaces of the base semiconductor portions, and a source region and a drain region can be formed therein. Alternatively, a source region and a drain region can be formed within via cavities in a planarization dielectric layer.
    Type: Grant
    Filed: October 5, 2020
    Date of Patent: September 20, 2022
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventor: Mitsuhiro Togo
  • Patent number: 11322597
    Abstract: At least one of a capacitor or a resistor structure can be formed concurrently with formation of a field effect transistor by patterning a gate dielectric layer into gate dielectric and into a first node dielectric or a first resistor isolation dielectric, and by patterning a semiconductor layer into a gate electrode and into a second electrode of a capacitor or a resistor strip. Contacts are then formed to the capacitor or resistor structure. Sidewall spacers may be formed on the gate electrode prior to patterning the capacitor or resistor contacts to reduce damage to the underlying capacitor or resistor layers.
    Type: Grant
    Filed: August 28, 2020
    Date of Patent: May 3, 2022
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Hokuto Kodate, Hiroyuki Ogawa, Dai Iwata, Mitsuhiro Togo
  • Publication number: 20220109071
    Abstract: A field effect transistor for a high voltage operation can include vertical current paths, which may include vertical surface regions of a pedestal semiconductor portion that protrudes above a base semiconductor portion. The pedestal semiconductor portion can be formed by etching a semiconductor material layer employing a gate structure as an etch mask. A dielectric gate spacer can be formed on sidewalls of the pedestal semiconductor portion. A source region and a drain region may be formed underneath top surfaces of the base semiconductor portion. Alternatively, epitaxial semiconductor material portions can be grown on the top surfaces of the base semiconductor portions, and a source region and a drain region can be formed therein. Alternatively, a source region and a drain region can be formed within via cavities in a planarization dielectric layer.
    Type: Application
    Filed: October 5, 2020
    Publication date: April 7, 2022
    Inventor: Mitsuhiro TOGO
  • Publication number: 20220109054
    Abstract: A field effect transistor for a high voltage operation can include vertical current paths, which may include vertical surface regions of a pedestal semiconductor portion that protrudes above a base semiconductor portion. The pedestal semiconductor portion can be formed by etching a semiconductor material layer employing a gate structure as an etch mask. A dielectric gate spacer can be formed on sidewalls of the pedestal semiconductor portion. A source region and a drain region may be formed underneath top surfaces of the base semiconductor portion. Alternatively, epitaxial semiconductor material portions can be grown on the top surfaces of the base semiconductor portions, and a source region and a drain region can be formed therein. Alternatively, a source region and a drain region can be formed within via cavities in a planarization dielectric layer.
    Type: Application
    Filed: October 5, 2020
    Publication date: April 7, 2022
    Inventor: Mitsuhiro TOGO
  • Publication number: 20220068915
    Abstract: At least one of a capacitor or a resistor structure can be formed concurrently with formation of a field effect transistor by patterning a gate dielectric layer into gate dielectric and into a first node dielectric or a first resistor isolation dielectric, and by patterning a semiconductor layer into a gate electrode and into a second electrode of a capacitor or a resistor strip. Contacts are then formed to the capacitor or resistor structure. Sidewall spacers may be formed on the gate electrode prior to patterning the capacitor or resistor contacts to reduce damage to the underlying capacitor or resistor layers.
    Type: Application
    Filed: August 28, 2020
    Publication date: March 3, 2022
    Inventors: Hokuto KODATE, Hiroyuki OGAWA, Dai IWATA, Mitsuhiro TOGO
  • Publication number: 20220069097
    Abstract: At least one of a capacitor or a resistor structure can be formed concurrently with formation of a field effect transistor by patterning a gate dielectric layer into gate dielectric and into a first node dielectric or a first resistor isolation dielectric, and by patterning a semiconductor layer into a gate electrode and into a second electrode of a capacitor or a resistor strip. Contacts are then formed to the capacitor or resistor structure. Sidewall spacers may be formed on the gate electrode prior to patterning the capacitor or resistor contacts to reduce damage to the underlying capacitor or resistor layers.
    Type: Application
    Filed: August 28, 2020
    Publication date: March 3, 2022
    Inventors: Hokuto KODATE, Hiroyuki OGAWA, Dai IWATA, Mitsuhiro TOGO
  • Patent number: 10325824
    Abstract: At least one method, apparatus and system are disclosed for controlling threshold voltage values for a plurality of transistor devices. Determine a first threshold voltage of a first transistor gate comprising a first gate channel having a first length. Determine a second length of a second gate channel of a second transistor gate. Determining a process adjustment of the second gate based on the second length for providing a second threshold voltage of the second transistor gate. The second threshold voltage is within a predetermined range of the first threshold voltage. Provide data relating to process adjustment to a process controller for performing the process adjustment.
    Type: Grant
    Filed: June 13, 2017
    Date of Patent: June 18, 2019
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Mitsuhiro Togo, Ram Asra, Xing Zhang, Palanivel Balasubramaniam
  • Publication number: 20180358272
    Abstract: At least one method, apparatus and system are disclosed for controlling threshold voltage values for a plurality of transistor devices. Determine a first threshold voltage of a first transistor gate comprising a first gate channel having a first length. Determine a second length of a second gate channel of a second transistor gate. Determining a process adjustment of the second gate based on the second length for providing a second threshold voltage of the second transistor gate. The second threshold voltage is within a predetermined range of the first threshold voltage. Provide data relating to process adjustment to a process controller for performing the process adjustment.
    Type: Application
    Filed: June 13, 2017
    Publication date: December 13, 2018
    Inventors: Mitsuhiro Togo, Ram Asra, Xing Zhang, Palanivel Balasubramaniam
  • Publication number: 20170222054
    Abstract: Semiconductor structures and methods of fabrication are provided, with one or both of an extended source-to-channel interface or an extended drain-to-channel interface. The fabrication method includes, for instance, recessing a semiconductor material to form a cavity adjacent to a channel region of a semiconductor structure being fabricated, the recessing forming a first cavity surface and a second cavity surface within the cavity; and implanting one or more dopants into the semiconductor material through the first cavity surface to define an implanted region within the semiconductor material, and form an extended channel interface, the extended channel interface including, in part, an interface of the implanted region within the semiconductor material to the channel region of the semiconductor structure. In one embodiment, the semiconductor structure with the extended channel interface is a FinFET.
    Type: Application
    Filed: April 19, 2017
    Publication date: August 3, 2017
    Applicant: GLOBALFOUNDRIES Inc.
    Inventors: Edmund Kenneth BANGHART, Mitsuhiro TOGO, Shesh Mani PANDEY